Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
13856 |
0 |
0 |
T2 |
30813 |
28 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
4 |
0 |
0 |
T6 |
26088 |
75 |
0 |
0 |
T7 |
3916 |
4 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
4 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
39 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
127935 |
0 |
0 |
T2 |
30813 |
252 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
37 |
0 |
0 |
T6 |
26088 |
711 |
0 |
0 |
T7 |
3916 |
37 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
37 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
0 |
355 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T24 |
0 |
725 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
7048672 |
0 |
0 |
T1 |
2809 |
2206 |
0 |
0 |
T2 |
30813 |
24196 |
0 |
0 |
T3 |
4993 |
799 |
0 |
0 |
T4 |
3429 |
888 |
0 |
0 |
T5 |
2722 |
1743 |
0 |
0 |
T6 |
26088 |
8742 |
0 |
0 |
T7 |
3916 |
2960 |
0 |
0 |
T8 |
3540 |
2924 |
0 |
0 |
T9 |
2366 |
1434 |
0 |
0 |
T10 |
5482 |
571 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
204102 |
0 |
0 |
T2 |
30813 |
400 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
54 |
0 |
0 |
T6 |
26088 |
1102 |
0 |
0 |
T7 |
3916 |
48 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
62 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
58 |
0 |
0 |
T13 |
0 |
65 |
0 |
0 |
T14 |
0 |
586 |
0 |
0 |
T23 |
0 |
62 |
0 |
0 |
T24 |
0 |
1173 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
13856 |
0 |
0 |
T2 |
30813 |
28 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
4 |
0 |
0 |
T6 |
26088 |
75 |
0 |
0 |
T7 |
3916 |
4 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
4 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
39 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
127935 |
0 |
0 |
T2 |
30813 |
252 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
37 |
0 |
0 |
T6 |
26088 |
711 |
0 |
0 |
T7 |
3916 |
37 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
37 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
0 |
355 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T24 |
0 |
725 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
7048672 |
0 |
0 |
T1 |
2809 |
2206 |
0 |
0 |
T2 |
30813 |
24196 |
0 |
0 |
T3 |
4993 |
799 |
0 |
0 |
T4 |
3429 |
888 |
0 |
0 |
T5 |
2722 |
1743 |
0 |
0 |
T6 |
26088 |
8742 |
0 |
0 |
T7 |
3916 |
2960 |
0 |
0 |
T8 |
3540 |
2924 |
0 |
0 |
T9 |
2366 |
1434 |
0 |
0 |
T10 |
5482 |
571 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11831070 |
204102 |
0 |
0 |
T2 |
30813 |
400 |
0 |
0 |
T3 |
4993 |
0 |
0 |
0 |
T4 |
3429 |
0 |
0 |
0 |
T5 |
2722 |
54 |
0 |
0 |
T6 |
26088 |
1102 |
0 |
0 |
T7 |
3916 |
48 |
0 |
0 |
T8 |
3540 |
0 |
0 |
0 |
T9 |
2366 |
62 |
0 |
0 |
T10 |
5482 |
0 |
0 |
0 |
T11 |
2899 |
0 |
0 |
0 |
T12 |
0 |
58 |
0 |
0 |
T13 |
0 |
65 |
0 |
0 |
T14 |
0 |
586 |
0 |
0 |
T23 |
0 |
62 |
0 |
0 |
T24 |
0 |
1173 |
0 |
0 |