Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1274168 |
1241848 |
0 |
0 |
selKnown1 |
162112 |
129792 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1274168 |
1241848 |
0 |
0 |
T1 |
534 |
470 |
0 |
0 |
T2 |
139 |
75 |
0 |
0 |
T3 |
3135 |
3071 |
0 |
0 |
T4 |
10165 |
10101 |
0 |
0 |
T5 |
5853 |
5789 |
0 |
0 |
T6 |
117 |
53 |
0 |
0 |
T7 |
534 |
470 |
0 |
0 |
T8 |
164 |
100 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
534 |
470 |
0 |
0 |
T11 |
0 |
66 |
0 |
0 |
T12 |
0 |
517 |
0 |
0 |
T13 |
0 |
243 |
0 |
0 |
T15 |
0 |
234 |
0 |
0 |
T17 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162112 |
129792 |
0 |
0 |
T3 |
512 |
448 |
0 |
0 |
T4 |
1280 |
1216 |
0 |
0 |
T5 |
64 |
0 |
0 |
0 |
T6 |
64 |
0 |
0 |
0 |
T7 |
64 |
0 |
0 |
0 |
T8 |
64 |
0 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
64 |
0 |
0 |
0 |
T11 |
64 |
0 |
0 |
0 |
T12 |
64 |
0 |
0 |
0 |
T13 |
0 |
64 |
0 |
0 |
T16 |
0 |
64 |
0 |
0 |
T27 |
0 |
64 |
0 |
0 |
T47 |
0 |
256 |
0 |
0 |
T57 |
0 |
640 |
0 |
0 |
T62 |
0 |
64 |
0 |
0 |
T65 |
0 |
64 |
0 |
0 |
T69 |
0 |
768 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21491 |
20986 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21491 |
20986 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
173 |
172 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
7 |
6 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
7 |
6 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21554 |
21049 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21554 |
21049 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22325 |
21820 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22325 |
21820 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
7 |
6 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
182 |
181 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22380 |
21875 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22380 |
21875 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
6 |
5 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
183 |
182 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22417 |
21912 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22417 |
21912 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
183 |
182 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
6 |
5 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22505 |
22000 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22505 |
22000 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
186 |
185 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
7 |
6 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22529 |
22024 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22529 |
22024 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
186 |
185 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21491 |
20986 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21491 |
20986 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
173 |
172 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
7 |
6 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
7 |
6 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22588 |
22083 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22588 |
22083 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
13 |
12 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
185 |
184 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22651 |
22146 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22651 |
22146 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
187 |
186 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
10 |
9 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22674 |
22169 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22674 |
22169 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
185 |
184 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
12 |
11 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21604 |
21099 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21604 |
21099 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
55 |
54 |
0 |
0 |
T4 |
174 |
173 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7467 |
6962 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7467 |
6962 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
40 |
39 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
20 |
19 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
T17 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9457 |
8952 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9457 |
8952 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
20 |
19 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T13 |
1 | 1 | Covered | T3,T4,T16 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9009 |
8504 |
0 |
0 |
selKnown1 |
2533 |
2028 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9009 |
8504 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
59 |
58 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
8 |
7 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
0 |
26 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2533 |
2028 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T57 |
0 |
10 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T69 |
0 |
12 |
0 |
0 |