Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
13810 |
0 |
0 |
| T2 |
44853 |
40 |
0 |
0 |
| T3 |
17546 |
36 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
4 |
0 |
0 |
| T7 |
25699 |
34 |
0 |
0 |
| T8 |
2522 |
4 |
0 |
0 |
| T9 |
17620 |
38 |
0 |
0 |
| T10 |
3170 |
4 |
0 |
0 |
| T11 |
49026 |
75 |
0 |
0 |
| T13 |
0 |
18 |
0 |
0 |
| T23 |
0 |
28 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
127270 |
0 |
0 |
| T2 |
44853 |
360 |
0 |
0 |
| T3 |
17546 |
330 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
37 |
0 |
0 |
| T7 |
25699 |
312 |
0 |
0 |
| T8 |
2522 |
37 |
0 |
0 |
| T9 |
17620 |
343 |
0 |
0 |
| T10 |
3170 |
37 |
0 |
0 |
| T11 |
49026 |
703 |
0 |
0 |
| T13 |
0 |
162 |
0 |
0 |
| T23 |
0 |
259 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
7016519 |
0 |
0 |
| T1 |
5671 |
564 |
0 |
0 |
| T2 |
44853 |
34556 |
0 |
0 |
| T3 |
17546 |
8146 |
0 |
0 |
| T4 |
2724 |
914 |
0 |
0 |
| T5 |
5463 |
566 |
0 |
0 |
| T6 |
5757 |
4744 |
0 |
0 |
| T7 |
25699 |
18610 |
0 |
0 |
| T8 |
2522 |
1556 |
0 |
0 |
| T9 |
17620 |
8298 |
0 |
0 |
| T10 |
3170 |
2220 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
203539 |
0 |
0 |
| T2 |
44853 |
576 |
0 |
0 |
| T3 |
17546 |
522 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
58 |
0 |
0 |
| T7 |
25699 |
480 |
0 |
0 |
| T8 |
2522 |
59 |
0 |
0 |
| T9 |
17620 |
590 |
0 |
0 |
| T10 |
3170 |
52 |
0 |
0 |
| T11 |
49026 |
1060 |
0 |
0 |
| T13 |
0 |
244 |
0 |
0 |
| T23 |
0 |
385 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
13810 |
0 |
0 |
| T2 |
44853 |
40 |
0 |
0 |
| T3 |
17546 |
36 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
4 |
0 |
0 |
| T7 |
25699 |
34 |
0 |
0 |
| T8 |
2522 |
4 |
0 |
0 |
| T9 |
17620 |
38 |
0 |
0 |
| T10 |
3170 |
4 |
0 |
0 |
| T11 |
49026 |
75 |
0 |
0 |
| T13 |
0 |
18 |
0 |
0 |
| T23 |
0 |
28 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
127270 |
0 |
0 |
| T2 |
44853 |
360 |
0 |
0 |
| T3 |
17546 |
330 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
37 |
0 |
0 |
| T7 |
25699 |
312 |
0 |
0 |
| T8 |
2522 |
37 |
0 |
0 |
| T9 |
17620 |
343 |
0 |
0 |
| T10 |
3170 |
37 |
0 |
0 |
| T11 |
49026 |
703 |
0 |
0 |
| T13 |
0 |
162 |
0 |
0 |
| T23 |
0 |
259 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
7016519 |
0 |
0 |
| T1 |
5671 |
564 |
0 |
0 |
| T2 |
44853 |
34556 |
0 |
0 |
| T3 |
17546 |
8146 |
0 |
0 |
| T4 |
2724 |
914 |
0 |
0 |
| T5 |
5463 |
566 |
0 |
0 |
| T6 |
5757 |
4744 |
0 |
0 |
| T7 |
25699 |
18610 |
0 |
0 |
| T8 |
2522 |
1556 |
0 |
0 |
| T9 |
17620 |
8298 |
0 |
0 |
| T10 |
3170 |
2220 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11755086 |
203539 |
0 |
0 |
| T2 |
44853 |
576 |
0 |
0 |
| T3 |
17546 |
522 |
0 |
0 |
| T4 |
2724 |
0 |
0 |
0 |
| T5 |
5463 |
0 |
0 |
0 |
| T6 |
5757 |
58 |
0 |
0 |
| T7 |
25699 |
480 |
0 |
0 |
| T8 |
2522 |
59 |
0 |
0 |
| T9 |
17620 |
590 |
0 |
0 |
| T10 |
3170 |
52 |
0 |
0 |
| T11 |
49026 |
1060 |
0 |
0 |
| T13 |
0 |
244 |
0 |
0 |
| T23 |
0 |
385 |
0 |
0 |