Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
13645 |
0 |
0 |
T1 |
25980 |
75 |
0 |
0 |
T2 |
3070 |
4 |
0 |
0 |
T3 |
2492 |
16 |
0 |
0 |
T4 |
34912 |
34 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
4 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
4 |
0 |
0 |
T9 |
2456 |
4 |
0 |
0 |
T10 |
41849 |
75 |
0 |
0 |
T11 |
0 |
75 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
125703 |
0 |
0 |
T1 |
25980 |
720 |
0 |
0 |
T2 |
3070 |
37 |
0 |
0 |
T3 |
2492 |
144 |
0 |
0 |
T4 |
34912 |
306 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
38 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
37 |
0 |
0 |
T9 |
2456 |
38 |
0 |
0 |
T10 |
41849 |
707 |
0 |
0 |
T11 |
0 |
702 |
0 |
0 |
T23 |
0 |
162 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
7179330 |
0 |
0 |
T1 |
25980 |
8788 |
0 |
0 |
T2 |
3070 |
2132 |
0 |
0 |
T3 |
2492 |
1616 |
0 |
0 |
T4 |
34912 |
25324 |
0 |
0 |
T5 |
4839 |
770 |
0 |
0 |
T6 |
3414 |
2442 |
0 |
0 |
T7 |
8451 |
7860 |
0 |
0 |
T8 |
3212 |
2237 |
0 |
0 |
T9 |
2456 |
1537 |
0 |
0 |
T10 |
41849 |
24686 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
200573 |
0 |
0 |
T1 |
25980 |
1103 |
0 |
0 |
T2 |
3070 |
64 |
0 |
0 |
T3 |
2492 |
233 |
0 |
0 |
T4 |
34912 |
457 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
61 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
66 |
0 |
0 |
T9 |
2456 |
50 |
0 |
0 |
T10 |
41849 |
1063 |
0 |
0 |
T11 |
0 |
1130 |
0 |
0 |
T23 |
0 |
260 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
13645 |
0 |
0 |
T1 |
25980 |
75 |
0 |
0 |
T2 |
3070 |
4 |
0 |
0 |
T3 |
2492 |
16 |
0 |
0 |
T4 |
34912 |
34 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
4 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
4 |
0 |
0 |
T9 |
2456 |
4 |
0 |
0 |
T10 |
41849 |
75 |
0 |
0 |
T11 |
0 |
75 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
125703 |
0 |
0 |
T1 |
25980 |
720 |
0 |
0 |
T2 |
3070 |
37 |
0 |
0 |
T3 |
2492 |
144 |
0 |
0 |
T4 |
34912 |
306 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
38 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
37 |
0 |
0 |
T9 |
2456 |
38 |
0 |
0 |
T10 |
41849 |
707 |
0 |
0 |
T11 |
0 |
702 |
0 |
0 |
T23 |
0 |
162 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
7179330 |
0 |
0 |
T1 |
25980 |
8788 |
0 |
0 |
T2 |
3070 |
2132 |
0 |
0 |
T3 |
2492 |
1616 |
0 |
0 |
T4 |
34912 |
25324 |
0 |
0 |
T5 |
4839 |
770 |
0 |
0 |
T6 |
3414 |
2442 |
0 |
0 |
T7 |
8451 |
7860 |
0 |
0 |
T8 |
3212 |
2237 |
0 |
0 |
T9 |
2456 |
1537 |
0 |
0 |
T10 |
41849 |
24686 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12018074 |
200573 |
0 |
0 |
T1 |
25980 |
1103 |
0 |
0 |
T2 |
3070 |
64 |
0 |
0 |
T3 |
2492 |
233 |
0 |
0 |
T4 |
34912 |
457 |
0 |
0 |
T5 |
4839 |
0 |
0 |
0 |
T6 |
3414 |
61 |
0 |
0 |
T7 |
8451 |
0 |
0 |
0 |
T8 |
3212 |
66 |
0 |
0 |
T9 |
2456 |
50 |
0 |
0 |
T10 |
41849 |
1063 |
0 |
0 |
T11 |
0 |
1130 |
0 |
0 |
T23 |
0 |
260 |
0 |
0 |