Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
14063 |
0 |
0 |
T1 |
55668 |
88 |
0 |
0 |
T2 |
2795 |
4 |
0 |
0 |
T3 |
3484 |
4 |
0 |
0 |
T4 |
26758 |
31 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
4 |
0 |
0 |
T8 |
2470 |
4 |
0 |
0 |
T9 |
2393 |
4 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
129439 |
0 |
0 |
T1 |
55668 |
800 |
0 |
0 |
T2 |
2795 |
37 |
0 |
0 |
T3 |
3484 |
37 |
0 |
0 |
T4 |
26758 |
285 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
38 |
0 |
0 |
T8 |
2470 |
37 |
0 |
0 |
T9 |
2393 |
37 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
6947574 |
0 |
0 |
T1 |
55668 |
29545 |
0 |
0 |
T2 |
2795 |
1799 |
0 |
0 |
T3 |
3484 |
2536 |
0 |
0 |
T4 |
26758 |
18658 |
0 |
0 |
T5 |
3425 |
891 |
0 |
0 |
T6 |
3067 |
2497 |
0 |
0 |
T7 |
3173 |
2195 |
0 |
0 |
T8 |
2470 |
1508 |
0 |
0 |
T9 |
2393 |
1475 |
0 |
0 |
T10 |
1475 |
909 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
206281 |
0 |
0 |
T1 |
55668 |
1302 |
0 |
0 |
T2 |
2795 |
65 |
0 |
0 |
T3 |
3484 |
65 |
0 |
0 |
T4 |
26758 |
457 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
53 |
0 |
0 |
T8 |
2470 |
68 |
0 |
0 |
T9 |
2393 |
45 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
74 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
14063 |
0 |
0 |
T1 |
55668 |
88 |
0 |
0 |
T2 |
2795 |
4 |
0 |
0 |
T3 |
3484 |
4 |
0 |
0 |
T4 |
26758 |
31 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
4 |
0 |
0 |
T8 |
2470 |
4 |
0 |
0 |
T9 |
2393 |
4 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
129439 |
0 |
0 |
T1 |
55668 |
800 |
0 |
0 |
T2 |
2795 |
37 |
0 |
0 |
T3 |
3484 |
37 |
0 |
0 |
T4 |
26758 |
285 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
38 |
0 |
0 |
T8 |
2470 |
37 |
0 |
0 |
T9 |
2393 |
37 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
6947574 |
0 |
0 |
T1 |
55668 |
29545 |
0 |
0 |
T2 |
2795 |
1799 |
0 |
0 |
T3 |
3484 |
2536 |
0 |
0 |
T4 |
26758 |
18658 |
0 |
0 |
T5 |
3425 |
891 |
0 |
0 |
T6 |
3067 |
2497 |
0 |
0 |
T7 |
3173 |
2195 |
0 |
0 |
T8 |
2470 |
1508 |
0 |
0 |
T9 |
2393 |
1475 |
0 |
0 |
T10 |
1475 |
909 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11741424 |
206281 |
0 |
0 |
T1 |
55668 |
1302 |
0 |
0 |
T2 |
2795 |
65 |
0 |
0 |
T3 |
3484 |
65 |
0 |
0 |
T4 |
26758 |
457 |
0 |
0 |
T5 |
3425 |
0 |
0 |
0 |
T6 |
3067 |
0 |
0 |
0 |
T7 |
3173 |
53 |
0 |
0 |
T8 |
2470 |
68 |
0 |
0 |
T9 |
2393 |
45 |
0 |
0 |
T10 |
1475 |
0 |
0 |
0 |
T11 |
0 |
74 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |