Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
14324 |
0 |
0 |
T2 |
3132 |
4 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
289 |
0 |
0 |
T5 |
3947 |
16 |
0 |
0 |
T6 |
4305 |
13 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
4 |
0 |
0 |
T9 |
3300 |
4 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
44 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
132003 |
0 |
0 |
T2 |
3132 |
38 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
2662 |
0 |
0 |
T5 |
3947 |
144 |
0 |
0 |
T6 |
4305 |
117 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
38 |
0 |
0 |
T9 |
3300 |
37 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
410 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
705 |
0 |
0 |
T23 |
0 |
725 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
7401474 |
0 |
0 |
T1 |
5284 |
570 |
0 |
0 |
T2 |
3132 |
2191 |
0 |
0 |
T3 |
5286 |
568 |
0 |
0 |
T4 |
121190 |
61947 |
0 |
0 |
T5 |
3947 |
3098 |
0 |
0 |
T6 |
4305 |
3475 |
0 |
0 |
T7 |
3662 |
3016 |
0 |
0 |
T8 |
2115 |
1108 |
0 |
0 |
T9 |
3300 |
2305 |
0 |
0 |
T10 |
4012 |
885 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
210611 |
0 |
0 |
T2 |
3132 |
63 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
4182 |
0 |
0 |
T5 |
3947 |
206 |
0 |
0 |
T6 |
4305 |
187 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
62 |
0 |
0 |
T9 |
3300 |
53 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
651 |
0 |
0 |
T12 |
0 |
62 |
0 |
0 |
T13 |
0 |
1119 |
0 |
0 |
T23 |
0 |
1150 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
14324 |
0 |
0 |
T2 |
3132 |
4 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
289 |
0 |
0 |
T5 |
3947 |
16 |
0 |
0 |
T6 |
4305 |
13 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
4 |
0 |
0 |
T9 |
3300 |
4 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
44 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
132003 |
0 |
0 |
T2 |
3132 |
38 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
2662 |
0 |
0 |
T5 |
3947 |
144 |
0 |
0 |
T6 |
4305 |
117 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
38 |
0 |
0 |
T9 |
3300 |
37 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
410 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
705 |
0 |
0 |
T23 |
0 |
725 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
7401474 |
0 |
0 |
T1 |
5284 |
570 |
0 |
0 |
T2 |
3132 |
2191 |
0 |
0 |
T3 |
5286 |
568 |
0 |
0 |
T4 |
121190 |
61947 |
0 |
0 |
T5 |
3947 |
3098 |
0 |
0 |
T6 |
4305 |
3475 |
0 |
0 |
T7 |
3662 |
3016 |
0 |
0 |
T8 |
2115 |
1108 |
0 |
0 |
T9 |
3300 |
2305 |
0 |
0 |
T10 |
4012 |
885 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12405792 |
210611 |
0 |
0 |
T2 |
3132 |
63 |
0 |
0 |
T3 |
5286 |
0 |
0 |
0 |
T4 |
121190 |
4182 |
0 |
0 |
T5 |
3947 |
206 |
0 |
0 |
T6 |
4305 |
187 |
0 |
0 |
T7 |
3662 |
0 |
0 |
0 |
T8 |
2115 |
62 |
0 |
0 |
T9 |
3300 |
53 |
0 |
0 |
T10 |
4012 |
0 |
0 |
0 |
T11 |
17588 |
651 |
0 |
0 |
T12 |
0 |
62 |
0 |
0 |
T13 |
0 |
1119 |
0 |
0 |
T23 |
0 |
1150 |
0 |
0 |