Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
13418 |
0 |
0 |
T1 |
5797 |
4 |
0 |
0 |
T2 |
2355 |
4 |
0 |
0 |
T3 |
15595 |
39 |
0 |
0 |
T4 |
5692 |
4 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
4 |
0 |
0 |
T7 |
26060 |
75 |
0 |
0 |
T8 |
26039 |
75 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
163 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
123533 |
0 |
0 |
T1 |
5797 |
37 |
0 |
0 |
T2 |
2355 |
36 |
0 |
0 |
T3 |
15595 |
351 |
0 |
0 |
T4 |
5692 |
37 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
37 |
0 |
0 |
T7 |
26060 |
714 |
0 |
0 |
T8 |
26039 |
715 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
1478 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
7144602 |
0 |
0 |
T1 |
5797 |
4866 |
0 |
0 |
T2 |
2355 |
1741 |
0 |
0 |
T3 |
15595 |
7936 |
0 |
0 |
T4 |
5692 |
4709 |
0 |
0 |
T5 |
1766 |
1124 |
0 |
0 |
T6 |
4433 |
2926 |
0 |
0 |
T7 |
26060 |
8760 |
0 |
0 |
T8 |
26039 |
8769 |
0 |
0 |
T9 |
11674 |
11071 |
0 |
0 |
T10 |
5295 |
576 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
197505 |
0 |
0 |
T1 |
5797 |
58 |
0 |
0 |
T2 |
2355 |
48 |
0 |
0 |
T3 |
15595 |
551 |
0 |
0 |
T4 |
5692 |
57 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
71 |
0 |
0 |
T7 |
26060 |
1159 |
0 |
0 |
T8 |
26039 |
1120 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T13 |
0 |
2404 |
0 |
0 |
T24 |
0 |
54 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
13418 |
0 |
0 |
T1 |
5797 |
4 |
0 |
0 |
T2 |
2355 |
4 |
0 |
0 |
T3 |
15595 |
39 |
0 |
0 |
T4 |
5692 |
4 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
4 |
0 |
0 |
T7 |
26060 |
75 |
0 |
0 |
T8 |
26039 |
75 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
163 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
123533 |
0 |
0 |
T1 |
5797 |
37 |
0 |
0 |
T2 |
2355 |
36 |
0 |
0 |
T3 |
15595 |
351 |
0 |
0 |
T4 |
5692 |
37 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
37 |
0 |
0 |
T7 |
26060 |
714 |
0 |
0 |
T8 |
26039 |
715 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
1478 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
7144602 |
0 |
0 |
T1 |
5797 |
4866 |
0 |
0 |
T2 |
2355 |
1741 |
0 |
0 |
T3 |
15595 |
7936 |
0 |
0 |
T4 |
5692 |
4709 |
0 |
0 |
T5 |
1766 |
1124 |
0 |
0 |
T6 |
4433 |
2926 |
0 |
0 |
T7 |
26060 |
8760 |
0 |
0 |
T8 |
26039 |
8769 |
0 |
0 |
T9 |
11674 |
11071 |
0 |
0 |
T10 |
5295 |
576 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12038585 |
197505 |
0 |
0 |
T1 |
5797 |
58 |
0 |
0 |
T2 |
2355 |
48 |
0 |
0 |
T3 |
15595 |
551 |
0 |
0 |
T4 |
5692 |
57 |
0 |
0 |
T5 |
1766 |
0 |
0 |
0 |
T6 |
4433 |
71 |
0 |
0 |
T7 |
26060 |
1159 |
0 |
0 |
T8 |
26039 |
1120 |
0 |
0 |
T9 |
11674 |
0 |
0 |
0 |
T10 |
5295 |
0 |
0 |
0 |
T12 |
0 |
54 |
0 |
0 |
T13 |
0 |
2404 |
0 |
0 |
T24 |
0 |
54 |
0 |
0 |