Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT2,T3,T4

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 11261223 12547 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 11261223 115880 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 11261223 6785340 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 11261223 185584 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 11261223 12547 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 11261223 115880 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 11261223 6785340 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 11261223 185584 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 12547 0 0
T2 14456 39 0 0
T3 98369 210 0 0
T4 5127 0 0 0
T5 5787 4 0 0
T6 2433 4 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 19 0 0
T11 0 4 0 0
T12 0 4 0 0
T13 0 4 0 0
T14 0 32 0 0
T15 5293 0 0 0
T27 0 40 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 115880 0 0
T2 14456 351 0 0
T3 98369 1898 0 0
T4 5127 0 0 0
T5 5787 38 0 0
T6 2433 37 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 171 0 0
T11 0 37 0 0
T12 0 38 0 0
T13 0 37 0 0
T14 0 288 0 0
T15 5293 0 0 0
T27 0 365 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 6785340 0 0
T1 3248 2652 0 0
T2 14456 7649 0 0
T3 98369 48267 0 0
T4 5127 580 0 0
T5 5787 4819 0 0
T6 2433 1494 0 0
T7 5207 709 0 0
T8 1965 1342 0 0
T9 1782 1146 0 0
T10 5603 4729 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 185584 0 0
T2 14456 535 0 0
T3 98369 3076 0 0
T4 5127 0 0 0
T5 5787 52 0 0
T6 2433 74 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 261 0 0
T11 0 62 0 0
T12 0 65 0 0
T13 0 61 0 0
T14 0 459 0 0
T15 5293 0 0 0
T27 0 607 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 12547 0 0
T2 14456 39 0 0
T3 98369 210 0 0
T4 5127 0 0 0
T5 5787 4 0 0
T6 2433 4 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 19 0 0
T11 0 4 0 0
T12 0 4 0 0
T13 0 4 0 0
T14 0 32 0 0
T15 5293 0 0 0
T27 0 40 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 115880 0 0
T2 14456 351 0 0
T3 98369 1898 0 0
T4 5127 0 0 0
T5 5787 38 0 0
T6 2433 37 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 171 0 0
T11 0 37 0 0
T12 0 38 0 0
T13 0 37 0 0
T14 0 288 0 0
T15 5293 0 0 0
T27 0 365 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 6785340 0 0
T1 3248 2652 0 0
T2 14456 7649 0 0
T3 98369 48267 0 0
T4 5127 580 0 0
T5 5787 4819 0 0
T6 2433 1494 0 0
T7 5207 709 0 0
T8 1965 1342 0 0
T9 1782 1146 0 0
T10 5603 4729 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11261223 185584 0 0
T2 14456 535 0 0
T3 98369 3076 0 0
T4 5127 0 0 0
T5 5787 52 0 0
T6 2433 74 0 0
T7 5207 0 0 0
T8 1965 0 0 0
T9 1782 0 0 0
T10 5603 261 0 0
T11 0 62 0 0
T12 0 65 0 0
T13 0 61 0 0
T14 0 459 0 0
T15 5293 0 0 0
T27 0 607 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%