Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
13953 |
0 |
0 |
T1 |
2391 |
4 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
4 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
398 |
0 |
0 |
T7 |
238826 |
224 |
0 |
0 |
T8 |
5373 |
4 |
0 |
0 |
T9 |
4076 |
4 |
0 |
0 |
T10 |
115228 |
106 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
128545 |
0 |
0 |
T1 |
2391 |
37 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
37 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
3602 |
0 |
0 |
T7 |
238826 |
2061 |
0 |
0 |
T8 |
5373 |
38 |
0 |
0 |
T9 |
4076 |
37 |
0 |
0 |
T10 |
115228 |
954 |
0 |
0 |
T11 |
0 |
325 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
6619069 |
0 |
0 |
T1 |
2391 |
1406 |
0 |
0 |
T2 |
5469 |
574 |
0 |
0 |
T3 |
3956 |
2960 |
0 |
0 |
T4 |
9171 |
8591 |
0 |
0 |
T5 |
2053 |
1413 |
0 |
0 |
T6 |
335678 |
240875 |
0 |
0 |
T7 |
238826 |
188494 |
0 |
0 |
T8 |
5373 |
4408 |
0 |
0 |
T9 |
4076 |
3089 |
0 |
0 |
T10 |
115228 |
86340 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
206225 |
0 |
0 |
T1 |
2391 |
65 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
52 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
5813 |
0 |
0 |
T7 |
238826 |
3247 |
0 |
0 |
T8 |
5373 |
65 |
0 |
0 |
T9 |
4076 |
66 |
0 |
0 |
T10 |
115228 |
1560 |
0 |
0 |
T11 |
0 |
532 |
0 |
0 |
T13 |
0 |
51 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
13953 |
0 |
0 |
T1 |
2391 |
4 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
4 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
398 |
0 |
0 |
T7 |
238826 |
224 |
0 |
0 |
T8 |
5373 |
4 |
0 |
0 |
T9 |
4076 |
4 |
0 |
0 |
T10 |
115228 |
106 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
128545 |
0 |
0 |
T1 |
2391 |
37 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
37 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
3602 |
0 |
0 |
T7 |
238826 |
2061 |
0 |
0 |
T8 |
5373 |
38 |
0 |
0 |
T9 |
4076 |
37 |
0 |
0 |
T10 |
115228 |
954 |
0 |
0 |
T11 |
0 |
325 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
6619069 |
0 |
0 |
T1 |
2391 |
1406 |
0 |
0 |
T2 |
5469 |
574 |
0 |
0 |
T3 |
3956 |
2960 |
0 |
0 |
T4 |
9171 |
8591 |
0 |
0 |
T5 |
2053 |
1413 |
0 |
0 |
T6 |
335678 |
240875 |
0 |
0 |
T7 |
238826 |
188494 |
0 |
0 |
T8 |
5373 |
4408 |
0 |
0 |
T9 |
4076 |
3089 |
0 |
0 |
T10 |
115228 |
86340 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11632822 |
206225 |
0 |
0 |
T1 |
2391 |
65 |
0 |
0 |
T2 |
5469 |
0 |
0 |
0 |
T3 |
3956 |
52 |
0 |
0 |
T4 |
9171 |
0 |
0 |
0 |
T5 |
2053 |
0 |
0 |
0 |
T6 |
335678 |
5813 |
0 |
0 |
T7 |
238826 |
3247 |
0 |
0 |
T8 |
5373 |
65 |
0 |
0 |
T9 |
4076 |
66 |
0 |
0 |
T10 |
115228 |
1560 |
0 |
0 |
T11 |
0 |
532 |
0 |
0 |
T13 |
0 |
51 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |