Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
13758 |
0 |
0 |
T1 |
53372 |
75 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
4 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T14 |
0 |
40 |
0 |
0 |
T15 |
0 |
97 |
0 |
0 |
T16 |
0 |
14 |
0 |
0 |
T17 |
0 |
40 |
0 |
0 |
T26 |
0 |
296 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
126853 |
0 |
0 |
T1 |
53372 |
706 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
37 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T14 |
0 |
363 |
0 |
0 |
T15 |
0 |
874 |
0 |
0 |
T16 |
0 |
126 |
0 |
0 |
T17 |
0 |
367 |
0 |
0 |
T26 |
0 |
2723 |
0 |
0 |
T27 |
0 |
37 |
0 |
0 |
T28 |
0 |
299 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
6789754 |
0 |
0 |
T1 |
53372 |
35989 |
0 |
0 |
T2 |
10975 |
10374 |
0 |
0 |
T3 |
194151 |
21647 |
0 |
0 |
T4 |
7981 |
7335 |
0 |
0 |
T5 |
2476 |
1477 |
0 |
0 |
T6 |
2782 |
729 |
0 |
0 |
T7 |
5090 |
569 |
0 |
0 |
T8 |
5488 |
584 |
0 |
0 |
T9 |
6364 |
5788 |
0 |
0 |
T10 |
3349 |
904 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
202399 |
0 |
0 |
T1 |
53372 |
1124 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
54 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T14 |
0 |
588 |
0 |
0 |
T15 |
0 |
1413 |
0 |
0 |
T16 |
0 |
190 |
0 |
0 |
T17 |
0 |
564 |
0 |
0 |
T26 |
0 |
4318 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
472 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
13758 |
0 |
0 |
T1 |
53372 |
75 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
4 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T14 |
0 |
40 |
0 |
0 |
T15 |
0 |
97 |
0 |
0 |
T16 |
0 |
14 |
0 |
0 |
T17 |
0 |
40 |
0 |
0 |
T26 |
0 |
296 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
126853 |
0 |
0 |
T1 |
53372 |
706 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
37 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T14 |
0 |
363 |
0 |
0 |
T15 |
0 |
874 |
0 |
0 |
T16 |
0 |
126 |
0 |
0 |
T17 |
0 |
367 |
0 |
0 |
T26 |
0 |
2723 |
0 |
0 |
T27 |
0 |
37 |
0 |
0 |
T28 |
0 |
299 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
6789754 |
0 |
0 |
T1 |
53372 |
35989 |
0 |
0 |
T2 |
10975 |
10374 |
0 |
0 |
T3 |
194151 |
21647 |
0 |
0 |
T4 |
7981 |
7335 |
0 |
0 |
T5 |
2476 |
1477 |
0 |
0 |
T6 |
2782 |
729 |
0 |
0 |
T7 |
5090 |
569 |
0 |
0 |
T8 |
5488 |
584 |
0 |
0 |
T9 |
6364 |
5788 |
0 |
0 |
T10 |
3349 |
904 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11458663 |
202399 |
0 |
0 |
T1 |
53372 |
1124 |
0 |
0 |
T2 |
10975 |
0 |
0 |
0 |
T3 |
194151 |
0 |
0 |
0 |
T4 |
7981 |
0 |
0 |
0 |
T5 |
2476 |
54 |
0 |
0 |
T6 |
2782 |
0 |
0 |
0 |
T7 |
5090 |
0 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
6364 |
0 |
0 |
0 |
T10 |
3349 |
0 |
0 |
0 |
T11 |
0 |
69 |
0 |
0 |
T14 |
0 |
588 |
0 |
0 |
T15 |
0 |
1413 |
0 |
0 |
T16 |
0 |
190 |
0 |
0 |
T17 |
0 |
564 |
0 |
0 |
T26 |
0 |
4318 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
472 |
0 |
0 |