Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT1,T2,T3

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 12076893 13486 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 12076893 124436 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 12076893 7052477 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 12076893 198888 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 12076893 13486 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 12076893 124436 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 12076893 7052477 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 12076893 198888 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 13486 0 0
T1 140729 147 0 0
T2 216711 255 0 0
T3 195357 242 0 0
T4 4575 16 0 0
T5 1729 0 0 0
T6 26083 31 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 75 0 0
T12 0 35 0 0
T13 0 4 0 0
T14 0 4 0 0
T15 0 75 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 124436 0 0
T1 140729 1338 0 0
T2 216711 2302 0 0
T3 195357 2205 0 0
T4 4575 144 0 0
T5 1729 0 0 0
T6 26083 285 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 706 0 0
T12 0 324 0 0
T13 0 37 0 0
T14 0 37 0 0
T15 0 704 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 7052477 0 0
T1 140729 97756 0 0
T2 216711 158429 0 0
T3 195357 143092 0 0
T4 4575 3771 0 0
T5 1729 1080 0 0
T6 26083 18809 0 0
T7 5684 570 0 0
T8 1795 1218 0 0
T9 5089 574 0 0
T10 26249 8740 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 198888 0 0
T1 140729 2186 0 0
T2 216711 3714 0 0
T3 195357 3499 0 0
T4 4575 230 0 0
T5 1729 0 0 0
T6 26083 469 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 1132 0 0
T12 0 506 0 0
T13 0 68 0 0
T14 0 63 0 0
T15 0 1129 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 13486 0 0
T1 140729 147 0 0
T2 216711 255 0 0
T3 195357 242 0 0
T4 4575 16 0 0
T5 1729 0 0 0
T6 26083 31 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 75 0 0
T12 0 35 0 0
T13 0 4 0 0
T14 0 4 0 0
T15 0 75 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 124436 0 0
T1 140729 1338 0 0
T2 216711 2302 0 0
T3 195357 2205 0 0
T4 4575 144 0 0
T5 1729 0 0 0
T6 26083 285 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 706 0 0
T12 0 324 0 0
T13 0 37 0 0
T14 0 37 0 0
T15 0 704 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 7052477 0 0
T1 140729 97756 0 0
T2 216711 158429 0 0
T3 195357 143092 0 0
T4 4575 3771 0 0
T5 1729 1080 0 0
T6 26083 18809 0 0
T7 5684 570 0 0
T8 1795 1218 0 0
T9 5089 574 0 0
T10 26249 8740 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12076893 198888 0 0
T1 140729 2186 0 0
T2 216711 3714 0 0
T3 195357 3499 0 0
T4 4575 230 0 0
T5 1729 0 0 0
T6 26083 469 0 0
T7 5684 0 0 0
T8 1795 0 0 0
T9 5089 0 0 0
T10 26249 1132 0 0
T12 0 506 0 0
T13 0 68 0 0
T14 0 63 0 0
T15 0 1129 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%