Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
12362 |
0 |
0 |
T1 |
2519 |
4 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
96 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
19 |
0 |
0 |
T6 |
30133 |
28 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
30 |
0 |
0 |
T13 |
0 |
157 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
75 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
139 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
114096 |
0 |
0 |
T1 |
2519 |
37 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
881 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
171 |
0 |
0 |
T6 |
30133 |
252 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
273 |
0 |
0 |
T13 |
0 |
1421 |
0 |
0 |
T20 |
0 |
38 |
0 |
0 |
T21 |
0 |
724 |
0 |
0 |
T22 |
0 |
54 |
0 |
0 |
T23 |
0 |
1264 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
6182022 |
0 |
0 |
T1 |
2519 |
1559 |
0 |
0 |
T2 |
2803 |
643 |
0 |
0 |
T3 |
120815 |
93848 |
0 |
0 |
T4 |
3849 |
597 |
0 |
0 |
T5 |
4561 |
3688 |
0 |
0 |
T6 |
30133 |
20185 |
0 |
0 |
T7 |
5258 |
729 |
0 |
0 |
T8 |
5766 |
646 |
0 |
0 |
T9 |
5219 |
746 |
0 |
0 |
T10 |
38544 |
28916 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
182316 |
0 |
0 |
T1 |
2519 |
65 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
1422 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
257 |
0 |
0 |
T6 |
30133 |
384 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
425 |
0 |
0 |
T13 |
0 |
2307 |
0 |
0 |
T20 |
0 |
64 |
0 |
0 |
T21 |
0 |
1158 |
0 |
0 |
T22 |
0 |
83 |
0 |
0 |
T23 |
0 |
2019 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
12362 |
0 |
0 |
T1 |
2519 |
4 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
96 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
19 |
0 |
0 |
T6 |
30133 |
28 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
30 |
0 |
0 |
T13 |
0 |
157 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
75 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
139 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
114096 |
0 |
0 |
T1 |
2519 |
37 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
881 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
171 |
0 |
0 |
T6 |
30133 |
252 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
273 |
0 |
0 |
T13 |
0 |
1421 |
0 |
0 |
T20 |
0 |
38 |
0 |
0 |
T21 |
0 |
724 |
0 |
0 |
T22 |
0 |
54 |
0 |
0 |
T23 |
0 |
1264 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
6182022 |
0 |
0 |
T1 |
2519 |
1559 |
0 |
0 |
T2 |
2803 |
643 |
0 |
0 |
T3 |
120815 |
93848 |
0 |
0 |
T4 |
3849 |
597 |
0 |
0 |
T5 |
4561 |
3688 |
0 |
0 |
T6 |
30133 |
20185 |
0 |
0 |
T7 |
5258 |
729 |
0 |
0 |
T8 |
5766 |
646 |
0 |
0 |
T9 |
5219 |
746 |
0 |
0 |
T10 |
38544 |
28916 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10827177 |
182316 |
0 |
0 |
T1 |
2519 |
65 |
0 |
0 |
T2 |
2803 |
0 |
0 |
0 |
T3 |
120815 |
1422 |
0 |
0 |
T4 |
3849 |
0 |
0 |
0 |
T5 |
4561 |
257 |
0 |
0 |
T6 |
30133 |
384 |
0 |
0 |
T7 |
5258 |
0 |
0 |
0 |
T8 |
5766 |
0 |
0 |
0 |
T9 |
5219 |
0 |
0 |
0 |
T10 |
38544 |
425 |
0 |
0 |
T13 |
0 |
2307 |
0 |
0 |
T20 |
0 |
64 |
0 |
0 |
T21 |
0 |
1158 |
0 |
0 |
T22 |
0 |
83 |
0 |
0 |
T23 |
0 |
2019 |
0 |
0 |