Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
12943 |
0 |
0 |
T2 |
42514 |
75 |
0 |
0 |
T3 |
2471 |
8 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
40 |
0 |
0 |
T7 |
2704 |
4 |
0 |
0 |
T8 |
3704 |
14 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
4 |
0 |
0 |
T13 |
0 |
31 |
0 |
0 |
T14 |
0 |
33 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
119708 |
0 |
0 |
T2 |
42514 |
709 |
0 |
0 |
T3 |
2471 |
72 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
368 |
0 |
0 |
T7 |
2704 |
38 |
0 |
0 |
T8 |
3704 |
126 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
37 |
0 |
0 |
T13 |
0 |
279 |
0 |
0 |
T14 |
0 |
298 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
6761557 |
0 |
0 |
T1 |
5282 |
573 |
0 |
0 |
T2 |
42514 |
24942 |
0 |
0 |
T3 |
2471 |
1715 |
0 |
0 |
T4 |
5287 |
568 |
0 |
0 |
T5 |
3776 |
905 |
0 |
0 |
T6 |
36772 |
29095 |
0 |
0 |
T7 |
2704 |
1733 |
0 |
0 |
T8 |
3704 |
2920 |
0 |
0 |
T9 |
2572 |
1976 |
0 |
0 |
T10 |
3251 |
2678 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
190425 |
0 |
0 |
T2 |
42514 |
1150 |
0 |
0 |
T3 |
2471 |
112 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
573 |
0 |
0 |
T7 |
2704 |
69 |
0 |
0 |
T8 |
3704 |
207 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
64 |
0 |
0 |
T13 |
0 |
460 |
0 |
0 |
T14 |
0 |
484 |
0 |
0 |
T23 |
0 |
228 |
0 |
0 |
T24 |
0 |
52 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
12943 |
0 |
0 |
T2 |
42514 |
75 |
0 |
0 |
T3 |
2471 |
8 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
40 |
0 |
0 |
T7 |
2704 |
4 |
0 |
0 |
T8 |
3704 |
14 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
4 |
0 |
0 |
T13 |
0 |
31 |
0 |
0 |
T14 |
0 |
33 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
119708 |
0 |
0 |
T2 |
42514 |
709 |
0 |
0 |
T3 |
2471 |
72 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
368 |
0 |
0 |
T7 |
2704 |
38 |
0 |
0 |
T8 |
3704 |
126 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
37 |
0 |
0 |
T13 |
0 |
279 |
0 |
0 |
T14 |
0 |
298 |
0 |
0 |
T23 |
0 |
144 |
0 |
0 |
T24 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
6761557 |
0 |
0 |
T1 |
5282 |
573 |
0 |
0 |
T2 |
42514 |
24942 |
0 |
0 |
T3 |
2471 |
1715 |
0 |
0 |
T4 |
5287 |
568 |
0 |
0 |
T5 |
3776 |
905 |
0 |
0 |
T6 |
36772 |
29095 |
0 |
0 |
T7 |
2704 |
1733 |
0 |
0 |
T8 |
3704 |
2920 |
0 |
0 |
T9 |
2572 |
1976 |
0 |
0 |
T10 |
3251 |
2678 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11668045 |
190425 |
0 |
0 |
T2 |
42514 |
1150 |
0 |
0 |
T3 |
2471 |
112 |
0 |
0 |
T4 |
5287 |
0 |
0 |
0 |
T5 |
3776 |
0 |
0 |
0 |
T6 |
36772 |
573 |
0 |
0 |
T7 |
2704 |
69 |
0 |
0 |
T8 |
3704 |
207 |
0 |
0 |
T9 |
2572 |
0 |
0 |
0 |
T10 |
3251 |
0 |
0 |
0 |
T11 |
2428 |
64 |
0 |
0 |
T13 |
0 |
460 |
0 |
0 |
T14 |
0 |
484 |
0 |
0 |
T23 |
0 |
228 |
0 |
0 |
T24 |
0 |
52 |
0 |
0 |