Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1364439 |
1332119 |
0 |
0 |
selKnown1 |
184960 |
152640 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364439 |
1332119 |
0 |
0 |
T2 |
3032 |
2968 |
0 |
0 |
T3 |
161 |
97 |
0 |
0 |
T4 |
3588 |
3524 |
0 |
0 |
T5 |
5853 |
5789 |
0 |
0 |
T6 |
29255 |
29191 |
0 |
0 |
T7 |
810 |
746 |
0 |
0 |
T8 |
119 |
55 |
0 |
0 |
T9 |
5853 |
5789 |
0 |
0 |
T10 |
148 |
84 |
0 |
0 |
T11 |
5853 |
5789 |
0 |
0 |
T20 |
0 |
8 |
0 |
0 |
T21 |
0 |
110 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184960 |
152640 |
0 |
0 |
T2 |
576 |
512 |
0 |
0 |
T3 |
64 |
0 |
0 |
0 |
T4 |
768 |
704 |
0 |
0 |
T5 |
64 |
0 |
0 |
0 |
T6 |
6656 |
6592 |
0 |
0 |
T7 |
192 |
128 |
0 |
0 |
T8 |
64 |
0 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
64 |
0 |
0 |
0 |
T11 |
64 |
0 |
0 |
0 |
T20 |
0 |
64 |
0 |
0 |
T21 |
0 |
6400 |
0 |
0 |
T34 |
0 |
576 |
0 |
0 |
T35 |
0 |
320 |
0 |
0 |
T40 |
0 |
768 |
0 |
0 |
T72 |
0 |
768 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23041 |
22536 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23041 |
22536 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23108 |
22603 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23108 |
22603 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24041 |
23536 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24041 |
23536 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
519 |
518 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24094 |
23589 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24094 |
23589 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
521 |
520 |
0 |
0 |
T7 |
19 |
18 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24156 |
23651 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24156 |
23651 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
519 |
518 |
0 |
0 |
T7 |
18 |
17 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24190 |
23685 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24190 |
23685 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
518 |
517 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24251 |
23746 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24251 |
23746 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
519 |
518 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23041 |
22536 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23041 |
22536 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24303 |
23798 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24303 |
23798 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
520 |
519 |
0 |
0 |
T7 |
19 |
18 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24370 |
23865 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24370 |
23865 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
519 |
518 |
0 |
0 |
T7 |
19 |
18 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24391 |
23886 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24391 |
23886 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
518 |
517 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23158 |
22653 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23158 |
22653 |
0 |
0 |
T2 |
52 |
51 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
62 |
61 |
0 |
0 |
T5 |
102 |
101 |
0 |
0 |
T6 |
502 |
501 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
102 |
101 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
102 |
101 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7572 |
7067 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7572 |
7067 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
20 |
19 |
0 |
0 |
T4 |
10 |
9 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
76 |
75 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T21 |
0 |
110 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9919 |
9414 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9919 |
9414 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
17 |
16 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T4,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9430 |
8925 |
0 |
0 |
selKnown1 |
2890 |
2385 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9430 |
8925 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
21 |
20 |
0 |
0 |
T5 |
27 |
26 |
0 |
0 |
T6 |
179 |
178 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
27 |
26 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
27 |
26 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2890 |
2385 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
104 |
103 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
100 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |