Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
13045 |
0 |
0 |
T1 |
2147 |
4 |
0 |
0 |
T2 |
2584 |
4 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
75 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
75 |
0 |
0 |
T8 |
42044 |
75 |
0 |
0 |
T9 |
116368 |
138 |
0 |
0 |
T10 |
33648 |
40 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T13 |
0 |
23 |
0 |
0 |
T23 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
120359 |
0 |
0 |
T1 |
2147 |
37 |
0 |
0 |
T2 |
2584 |
38 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
702 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
700 |
0 |
0 |
T8 |
42044 |
710 |
0 |
0 |
T9 |
116368 |
1250 |
0 |
0 |
T10 |
33648 |
365 |
0 |
0 |
T11 |
0 |
54 |
0 |
0 |
T13 |
0 |
207 |
0 |
0 |
T23 |
0 |
117 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
6780639 |
0 |
0 |
T1 |
2147 |
1196 |
0 |
0 |
T2 |
2584 |
1602 |
0 |
0 |
T3 |
5089 |
566 |
0 |
0 |
T4 |
42340 |
25126 |
0 |
0 |
T5 |
5472 |
568 |
0 |
0 |
T6 |
354431 |
49037 |
0 |
0 |
T7 |
26050 |
8737 |
0 |
0 |
T8 |
42044 |
24606 |
0 |
0 |
T9 |
116368 |
85352 |
0 |
0 |
T10 |
33648 |
23875 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
191951 |
0 |
0 |
T1 |
2147 |
47 |
0 |
0 |
T2 |
2584 |
56 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
1097 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
1116 |
0 |
0 |
T8 |
42044 |
1108 |
0 |
0 |
T9 |
116368 |
2047 |
0 |
0 |
T10 |
33648 |
593 |
0 |
0 |
T11 |
0 |
96 |
0 |
0 |
T13 |
0 |
353 |
0 |
0 |
T23 |
0 |
181 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
13045 |
0 |
0 |
T1 |
2147 |
4 |
0 |
0 |
T2 |
2584 |
4 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
75 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
75 |
0 |
0 |
T8 |
42044 |
75 |
0 |
0 |
T9 |
116368 |
138 |
0 |
0 |
T10 |
33648 |
40 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T13 |
0 |
23 |
0 |
0 |
T23 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
120359 |
0 |
0 |
T1 |
2147 |
37 |
0 |
0 |
T2 |
2584 |
38 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
702 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
700 |
0 |
0 |
T8 |
42044 |
710 |
0 |
0 |
T9 |
116368 |
1250 |
0 |
0 |
T10 |
33648 |
365 |
0 |
0 |
T11 |
0 |
54 |
0 |
0 |
T13 |
0 |
207 |
0 |
0 |
T23 |
0 |
117 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
6780639 |
0 |
0 |
T1 |
2147 |
1196 |
0 |
0 |
T2 |
2584 |
1602 |
0 |
0 |
T3 |
5089 |
566 |
0 |
0 |
T4 |
42340 |
25126 |
0 |
0 |
T5 |
5472 |
568 |
0 |
0 |
T6 |
354431 |
49037 |
0 |
0 |
T7 |
26050 |
8737 |
0 |
0 |
T8 |
42044 |
24606 |
0 |
0 |
T9 |
116368 |
85352 |
0 |
0 |
T10 |
33648 |
23875 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11550997 |
191951 |
0 |
0 |
T1 |
2147 |
47 |
0 |
0 |
T2 |
2584 |
56 |
0 |
0 |
T3 |
5089 |
0 |
0 |
0 |
T4 |
42340 |
1097 |
0 |
0 |
T5 |
5472 |
0 |
0 |
0 |
T6 |
354431 |
0 |
0 |
0 |
T7 |
26050 |
1116 |
0 |
0 |
T8 |
42044 |
1108 |
0 |
0 |
T9 |
116368 |
2047 |
0 |
0 |
T10 |
33648 |
593 |
0 |
0 |
T11 |
0 |
96 |
0 |
0 |
T13 |
0 |
353 |
0 |
0 |
T23 |
0 |
181 |
0 |
0 |