Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
13414 |
0 |
0 |
T1 |
1731 |
1 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
75 |
0 |
0 |
T5 |
26253 |
75 |
0 |
0 |
T6 |
2266 |
4 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
75 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
0 |
13 |
0 |
0 |
T14 |
0 |
75 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
123716 |
0 |
0 |
T1 |
1731 |
9 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
707 |
0 |
0 |
T5 |
26253 |
709 |
0 |
0 |
T6 |
2266 |
38 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
703 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T13 |
0 |
117 |
0 |
0 |
T14 |
0 |
705 |
0 |
0 |
T15 |
0 |
38 |
0 |
0 |
T16 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
7014458 |
0 |
0 |
T1 |
1731 |
1140 |
0 |
0 |
T2 |
3019 |
2396 |
0 |
0 |
T3 |
357424 |
39158 |
0 |
0 |
T4 |
26141 |
8747 |
0 |
0 |
T5 |
26253 |
8730 |
0 |
0 |
T6 |
2266 |
1322 |
0 |
0 |
T7 |
7987 |
7388 |
0 |
0 |
T8 |
5086 |
571 |
0 |
0 |
T9 |
5496 |
567 |
0 |
0 |
T10 |
53480 |
35987 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
197262 |
0 |
0 |
T1 |
1731 |
19 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
1162 |
0 |
0 |
T5 |
26253 |
1152 |
0 |
0 |
T6 |
2266 |
74 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
1106 |
0 |
0 |
T11 |
0 |
72 |
0 |
0 |
T13 |
0 |
181 |
0 |
0 |
T14 |
0 |
1138 |
0 |
0 |
T15 |
0 |
55 |
0 |
0 |
T16 |
0 |
41 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
13414 |
0 |
0 |
T1 |
1731 |
1 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
75 |
0 |
0 |
T5 |
26253 |
75 |
0 |
0 |
T6 |
2266 |
4 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
75 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
0 |
13 |
0 |
0 |
T14 |
0 |
75 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
123716 |
0 |
0 |
T1 |
1731 |
9 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
707 |
0 |
0 |
T5 |
26253 |
709 |
0 |
0 |
T6 |
2266 |
38 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
703 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T13 |
0 |
117 |
0 |
0 |
T14 |
0 |
705 |
0 |
0 |
T15 |
0 |
38 |
0 |
0 |
T16 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
7014458 |
0 |
0 |
T1 |
1731 |
1140 |
0 |
0 |
T2 |
3019 |
2396 |
0 |
0 |
T3 |
357424 |
39158 |
0 |
0 |
T4 |
26141 |
8747 |
0 |
0 |
T5 |
26253 |
8730 |
0 |
0 |
T6 |
2266 |
1322 |
0 |
0 |
T7 |
7987 |
7388 |
0 |
0 |
T8 |
5086 |
571 |
0 |
0 |
T9 |
5496 |
567 |
0 |
0 |
T10 |
53480 |
35987 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12144507 |
197262 |
0 |
0 |
T1 |
1731 |
19 |
0 |
0 |
T2 |
3019 |
0 |
0 |
0 |
T3 |
357424 |
0 |
0 |
0 |
T4 |
26141 |
1162 |
0 |
0 |
T5 |
26253 |
1152 |
0 |
0 |
T6 |
2266 |
74 |
0 |
0 |
T7 |
7987 |
0 |
0 |
0 |
T8 |
5086 |
0 |
0 |
0 |
T9 |
5496 |
0 |
0 |
0 |
T10 |
53480 |
1106 |
0 |
0 |
T11 |
0 |
72 |
0 |
0 |
T13 |
0 |
181 |
0 |
0 |
T14 |
0 |
1138 |
0 |
0 |
T15 |
0 |
55 |
0 |
0 |
T16 |
0 |
41 |
0 |
0 |