Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
12955 |
0 |
0 |
T2 |
3537 |
4 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
4 |
0 |
0 |
T5 |
42128 |
75 |
0 |
0 |
T6 |
2342 |
4 |
0 |
0 |
T7 |
33611 |
39 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
5 |
0 |
0 |
T11 |
4419 |
20 |
0 |
0 |
T12 |
0 |
116 |
0 |
0 |
T13 |
0 |
36 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
119406 |
0 |
0 |
T2 |
3537 |
37 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
37 |
0 |
0 |
T5 |
42128 |
701 |
0 |
0 |
T6 |
2342 |
37 |
0 |
0 |
T7 |
33611 |
356 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
45 |
0 |
0 |
T11 |
4419 |
180 |
0 |
0 |
T12 |
0 |
1059 |
0 |
0 |
T13 |
0 |
324 |
0 |
0 |
T26 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
6786228 |
0 |
0 |
T1 |
3236 |
2595 |
0 |
0 |
T2 |
3537 |
2592 |
0 |
0 |
T3 |
10157 |
9534 |
0 |
0 |
T4 |
3494 |
2478 |
0 |
0 |
T5 |
42128 |
24758 |
0 |
0 |
T6 |
2342 |
1405 |
0 |
0 |
T7 |
33611 |
23537 |
0 |
0 |
T8 |
2225 |
1626 |
0 |
0 |
T9 |
3983 |
970 |
0 |
0 |
T10 |
2678 |
1960 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
190048 |
0 |
0 |
T2 |
3537 |
52 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
64 |
0 |
0 |
T5 |
42128 |
1165 |
0 |
0 |
T6 |
2342 |
57 |
0 |
0 |
T7 |
33611 |
571 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
72 |
0 |
0 |
T11 |
4419 |
298 |
0 |
0 |
T12 |
0 |
1691 |
0 |
0 |
T13 |
0 |
496 |
0 |
0 |
T26 |
0 |
56 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
12955 |
0 |
0 |
T2 |
3537 |
4 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
4 |
0 |
0 |
T5 |
42128 |
75 |
0 |
0 |
T6 |
2342 |
4 |
0 |
0 |
T7 |
33611 |
39 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
5 |
0 |
0 |
T11 |
4419 |
20 |
0 |
0 |
T12 |
0 |
116 |
0 |
0 |
T13 |
0 |
36 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
119406 |
0 |
0 |
T2 |
3537 |
37 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
37 |
0 |
0 |
T5 |
42128 |
701 |
0 |
0 |
T6 |
2342 |
37 |
0 |
0 |
T7 |
33611 |
356 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
45 |
0 |
0 |
T11 |
4419 |
180 |
0 |
0 |
T12 |
0 |
1059 |
0 |
0 |
T13 |
0 |
324 |
0 |
0 |
T26 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
6786228 |
0 |
0 |
T1 |
3236 |
2595 |
0 |
0 |
T2 |
3537 |
2592 |
0 |
0 |
T3 |
10157 |
9534 |
0 |
0 |
T4 |
3494 |
2478 |
0 |
0 |
T5 |
42128 |
24758 |
0 |
0 |
T6 |
2342 |
1405 |
0 |
0 |
T7 |
33611 |
23537 |
0 |
0 |
T8 |
2225 |
1626 |
0 |
0 |
T9 |
3983 |
970 |
0 |
0 |
T10 |
2678 |
1960 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11933661 |
190048 |
0 |
0 |
T2 |
3537 |
52 |
0 |
0 |
T3 |
10157 |
0 |
0 |
0 |
T4 |
3494 |
64 |
0 |
0 |
T5 |
42128 |
1165 |
0 |
0 |
T6 |
2342 |
57 |
0 |
0 |
T7 |
33611 |
571 |
0 |
0 |
T8 |
2225 |
0 |
0 |
0 |
T9 |
3983 |
0 |
0 |
0 |
T10 |
2678 |
72 |
0 |
0 |
T11 |
4419 |
298 |
0 |
0 |
T12 |
0 |
1691 |
0 |
0 |
T13 |
0 |
496 |
0 |
0 |
T26 |
0 |
56 |
0 |
0 |