Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT1,T2,T3

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 11770684 13723 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 11770684 126635 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 11770684 6994404 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 11770684 201716 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 11770684 13723 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 11770684 126635 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 11770684 6994404 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 11770684 201716 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 13723 0 0
T1 5936 4 0 0
T2 2808 0 0 0
T3 29451 41 0 0
T4 5475 0 0 0
T5 26142 75 0 0
T6 25113 28 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 75 0 0
T10 5833 4 0 0
T11 0 4 0 0
T12 0 168 0 0
T22 0 15 0 0
T23 0 75 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 126635 0 0
T1 5936 37 0 0
T2 2808 0 0 0
T3 29451 374 0 0
T4 5475 0 0 0
T5 26142 702 0 0
T6 25113 256 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 709 0 0
T10 5833 38 0 0
T11 0 37 0 0
T12 0 1535 0 0
T22 0 135 0 0
T23 0 723 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 6994404 0 0
T1 5936 4962 0 0
T2 2808 599 0 0
T3 29451 21545 0 0
T4 5475 570 0 0
T5 26142 8699 0 0
T6 25113 17397 0 0
T7 11630 10981 0 0
T8 9204 8584 0 0
T9 53633 36202 0 0
T10 5833 4888 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 201716 0 0
T1 5936 52 0 0
T2 2808 0 0 0
T3 29451 624 0 0
T4 5475 0 0 0
T5 26142 1128 0 0
T6 25113 456 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 1077 0 0
T10 5833 53 0 0
T11 0 57 0 0
T12 0 2454 0 0
T22 0 227 0 0
T23 0 1131 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 13723 0 0
T1 5936 4 0 0
T2 2808 0 0 0
T3 29451 41 0 0
T4 5475 0 0 0
T5 26142 75 0 0
T6 25113 28 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 75 0 0
T10 5833 4 0 0
T11 0 4 0 0
T12 0 168 0 0
T22 0 15 0 0
T23 0 75 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 126635 0 0
T1 5936 37 0 0
T2 2808 0 0 0
T3 29451 374 0 0
T4 5475 0 0 0
T5 26142 702 0 0
T6 25113 256 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 709 0 0
T10 5833 38 0 0
T11 0 37 0 0
T12 0 1535 0 0
T22 0 135 0 0
T23 0 723 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 6994404 0 0
T1 5936 4962 0 0
T2 2808 599 0 0
T3 29451 21545 0 0
T4 5475 570 0 0
T5 26142 8699 0 0
T6 25113 17397 0 0
T7 11630 10981 0 0
T8 9204 8584 0 0
T9 53633 36202 0 0
T10 5833 4888 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11770684 201716 0 0
T1 5936 52 0 0
T2 2808 0 0 0
T3 29451 624 0 0
T4 5475 0 0 0
T5 26142 1128 0 0
T6 25113 456 0 0
T7 11630 0 0 0
T8 9204 0 0 0
T9 53633 1077 0 0
T10 5833 53 0 0
T11 0 57 0 0
T12 0 2454 0 0
T22 0 227 0 0
T23 0 1131 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%