Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
12564 |
0 |
0 |
| T1 |
98905 |
168 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
27 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
4 |
0 |
0 |
| T8 |
4291 |
4 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
39 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
19 |
0 |
0 |
| T22 |
0 |
47 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
115845 |
0 |
0 |
| T1 |
98905 |
1536 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
243 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
37 |
0 |
0 |
| T8 |
4291 |
37 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
351 |
0 |
0 |
| T13 |
0 |
38 |
0 |
0 |
| T20 |
0 |
37 |
0 |
0 |
| T21 |
0 |
171 |
0 |
0 |
| T22 |
0 |
427 |
0 |
0 |
| T23 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
6446626 |
0 |
0 |
| T1 |
98905 |
48573 |
0 |
0 |
| T2 |
3665 |
642 |
0 |
0 |
| T3 |
3054 |
945 |
0 |
0 |
| T4 |
3925 |
919 |
0 |
0 |
| T5 |
12751 |
6299 |
0 |
0 |
| T6 |
5509 |
601 |
0 |
0 |
| T7 |
5680 |
4749 |
0 |
0 |
| T8 |
4291 |
3330 |
0 |
0 |
| T9 |
5184 |
771 |
0 |
0 |
| T10 |
1753 |
1134 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
184622 |
0 |
0 |
| T1 |
98905 |
2511 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
362 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
55 |
0 |
0 |
| T8 |
4291 |
69 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
580 |
0 |
0 |
| T13 |
0 |
49 |
0 |
0 |
| T20 |
0 |
64 |
0 |
0 |
| T21 |
0 |
250 |
0 |
0 |
| T22 |
0 |
688 |
0 |
0 |
| T23 |
0 |
64 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
12564 |
0 |
0 |
| T1 |
98905 |
168 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
27 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
4 |
0 |
0 |
| T8 |
4291 |
4 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
39 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
19 |
0 |
0 |
| T22 |
0 |
47 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
115845 |
0 |
0 |
| T1 |
98905 |
1536 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
243 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
37 |
0 |
0 |
| T8 |
4291 |
37 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
351 |
0 |
0 |
| T13 |
0 |
38 |
0 |
0 |
| T20 |
0 |
37 |
0 |
0 |
| T21 |
0 |
171 |
0 |
0 |
| T22 |
0 |
427 |
0 |
0 |
| T23 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
6446626 |
0 |
0 |
| T1 |
98905 |
48573 |
0 |
0 |
| T2 |
3665 |
642 |
0 |
0 |
| T3 |
3054 |
945 |
0 |
0 |
| T4 |
3925 |
919 |
0 |
0 |
| T5 |
12751 |
6299 |
0 |
0 |
| T6 |
5509 |
601 |
0 |
0 |
| T7 |
5680 |
4749 |
0 |
0 |
| T8 |
4291 |
3330 |
0 |
0 |
| T9 |
5184 |
771 |
0 |
0 |
| T10 |
1753 |
1134 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11258312 |
184622 |
0 |
0 |
| T1 |
98905 |
2511 |
0 |
0 |
| T2 |
3665 |
0 |
0 |
0 |
| T3 |
3054 |
0 |
0 |
0 |
| T4 |
3925 |
0 |
0 |
0 |
| T5 |
12751 |
362 |
0 |
0 |
| T6 |
5509 |
0 |
0 |
0 |
| T7 |
5680 |
55 |
0 |
0 |
| T8 |
4291 |
69 |
0 |
0 |
| T9 |
5184 |
0 |
0 |
0 |
| T10 |
1753 |
0 |
0 |
0 |
| T12 |
0 |
580 |
0 |
0 |
| T13 |
0 |
49 |
0 |
0 |
| T20 |
0 |
64 |
0 |
0 |
| T21 |
0 |
250 |
0 |
0 |
| T22 |
0 |
688 |
0 |
0 |
| T23 |
0 |
64 |
0 |
0 |