Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
12418 |
0 |
0 |
T1 |
2682 |
4 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
4 |
0 |
0 |
T4 |
42089 |
75 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
32 |
0 |
0 |
T7 |
3338 |
4 |
0 |
0 |
T8 |
2619 |
6 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
2 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
114499 |
0 |
0 |
T1 |
2682 |
37 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
38 |
0 |
0 |
T4 |
42089 |
718 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
289 |
0 |
0 |
T7 |
3338 |
38 |
0 |
0 |
T8 |
2619 |
54 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
18 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
6153154 |
0 |
0 |
T1 |
2682 |
1738 |
0 |
0 |
T2 |
1845 |
1218 |
0 |
0 |
T3 |
3521 |
2589 |
0 |
0 |
T4 |
42089 |
24902 |
0 |
0 |
T5 |
5581 |
674 |
0 |
0 |
T6 |
12668 |
6333 |
0 |
0 |
T7 |
3338 |
2386 |
0 |
0 |
T8 |
2619 |
1896 |
0 |
0 |
T9 |
1899 |
1286 |
0 |
0 |
T10 |
1327 |
658 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
182588 |
0 |
0 |
T1 |
2682 |
65 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
51 |
0 |
0 |
T4 |
42089 |
1088 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
449 |
0 |
0 |
T7 |
3338 |
52 |
0 |
0 |
T8 |
2619 |
78 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
23 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
T12 |
0 |
74 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
12418 |
0 |
0 |
T1 |
2682 |
4 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
4 |
0 |
0 |
T4 |
42089 |
75 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
32 |
0 |
0 |
T7 |
3338 |
4 |
0 |
0 |
T8 |
2619 |
6 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
2 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
114499 |
0 |
0 |
T1 |
2682 |
37 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
38 |
0 |
0 |
T4 |
42089 |
718 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
289 |
0 |
0 |
T7 |
3338 |
38 |
0 |
0 |
T8 |
2619 |
54 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
18 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
6153154 |
0 |
0 |
T1 |
2682 |
1738 |
0 |
0 |
T2 |
1845 |
1218 |
0 |
0 |
T3 |
3521 |
2589 |
0 |
0 |
T4 |
42089 |
24902 |
0 |
0 |
T5 |
5581 |
674 |
0 |
0 |
T6 |
12668 |
6333 |
0 |
0 |
T7 |
3338 |
2386 |
0 |
0 |
T8 |
2619 |
1896 |
0 |
0 |
T9 |
1899 |
1286 |
0 |
0 |
T10 |
1327 |
658 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10760655 |
182588 |
0 |
0 |
T1 |
2682 |
65 |
0 |
0 |
T2 |
1845 |
0 |
0 |
0 |
T3 |
3521 |
51 |
0 |
0 |
T4 |
42089 |
1088 |
0 |
0 |
T5 |
5581 |
0 |
0 |
0 |
T6 |
12668 |
449 |
0 |
0 |
T7 |
3338 |
52 |
0 |
0 |
T8 |
2619 |
78 |
0 |
0 |
T9 |
1899 |
0 |
0 |
0 |
T10 |
1327 |
23 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
T12 |
0 |
74 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |