Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
13562 |
0 |
0 |
T1 |
33290 |
32 |
0 |
0 |
T2 |
2958 |
7 |
0 |
0 |
T3 |
3332 |
4 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
276 |
0 |
0 |
T6 |
157677 |
196 |
0 |
0 |
T7 |
25957 |
75 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T26 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
125115 |
0 |
0 |
T1 |
33290 |
289 |
0 |
0 |
T2 |
2958 |
63 |
0 |
0 |
T3 |
3332 |
37 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
2498 |
0 |
0 |
T6 |
157677 |
1801 |
0 |
0 |
T7 |
25957 |
700 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
37 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T13 |
0 |
706 |
0 |
0 |
T26 |
0 |
701 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
7570782 |
0 |
0 |
T1 |
33290 |
25844 |
0 |
0 |
T2 |
2958 |
2245 |
0 |
0 |
T3 |
3332 |
2361 |
0 |
0 |
T4 |
1897 |
1257 |
0 |
0 |
T5 |
246979 |
196539 |
0 |
0 |
T6 |
157677 |
118526 |
0 |
0 |
T7 |
25957 |
8753 |
0 |
0 |
T8 |
5385 |
889 |
0 |
0 |
T9 |
5092 |
563 |
0 |
0 |
T10 |
2118 |
1125 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
199562 |
0 |
0 |
T1 |
33290 |
486 |
0 |
0 |
T2 |
2958 |
98 |
0 |
0 |
T3 |
3332 |
53 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
4013 |
0 |
0 |
T6 |
157677 |
2872 |
0 |
0 |
T7 |
25957 |
1050 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
62 |
0 |
0 |
T11 |
0 |
61 |
0 |
0 |
T13 |
0 |
1125 |
0 |
0 |
T26 |
0 |
1096 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
13562 |
0 |
0 |
T1 |
33290 |
32 |
0 |
0 |
T2 |
2958 |
7 |
0 |
0 |
T3 |
3332 |
4 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
276 |
0 |
0 |
T6 |
157677 |
196 |
0 |
0 |
T7 |
25957 |
75 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T26 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
125115 |
0 |
0 |
T1 |
33290 |
289 |
0 |
0 |
T2 |
2958 |
63 |
0 |
0 |
T3 |
3332 |
37 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
2498 |
0 |
0 |
T6 |
157677 |
1801 |
0 |
0 |
T7 |
25957 |
700 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
37 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T13 |
0 |
706 |
0 |
0 |
T26 |
0 |
701 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
7570782 |
0 |
0 |
T1 |
33290 |
25844 |
0 |
0 |
T2 |
2958 |
2245 |
0 |
0 |
T3 |
3332 |
2361 |
0 |
0 |
T4 |
1897 |
1257 |
0 |
0 |
T5 |
246979 |
196539 |
0 |
0 |
T6 |
157677 |
118526 |
0 |
0 |
T7 |
25957 |
8753 |
0 |
0 |
T8 |
5385 |
889 |
0 |
0 |
T9 |
5092 |
563 |
0 |
0 |
T10 |
2118 |
1125 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12139662 |
199562 |
0 |
0 |
T1 |
33290 |
486 |
0 |
0 |
T2 |
2958 |
98 |
0 |
0 |
T3 |
3332 |
53 |
0 |
0 |
T4 |
1897 |
0 |
0 |
0 |
T5 |
246979 |
4013 |
0 |
0 |
T6 |
157677 |
2872 |
0 |
0 |
T7 |
25957 |
1050 |
0 |
0 |
T8 |
5385 |
0 |
0 |
0 |
T9 |
5092 |
0 |
0 |
0 |
T10 |
2118 |
62 |
0 |
0 |
T11 |
0 |
61 |
0 |
0 |
T13 |
0 |
1125 |
0 |
0 |
T26 |
0 |
1096 |
0 |
0 |