Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1372087 |
1339767 |
0 |
0 |
selKnown1 |
193088 |
160768 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1372087 |
1339767 |
0 |
0 |
T2 |
534 |
470 |
0 |
0 |
T3 |
64 |
0 |
0 |
0 |
T4 |
156 |
92 |
0 |
0 |
T5 |
3423 |
3359 |
0 |
0 |
T6 |
5853 |
5789 |
0 |
0 |
T7 |
3521 |
3457 |
0 |
0 |
T8 |
2721 |
2657 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
2982 |
2918 |
0 |
0 |
T11 |
149 |
85 |
0 |
0 |
T12 |
0 |
283 |
0 |
0 |
T13 |
0 |
55 |
0 |
0 |
T14 |
0 |
2217 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T26 |
0 |
63 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193088 |
160768 |
0 |
0 |
T5 |
768 |
704 |
0 |
0 |
T6 |
64 |
0 |
0 |
0 |
T7 |
768 |
704 |
0 |
0 |
T8 |
576 |
512 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
832 |
768 |
0 |
0 |
T11 |
64 |
0 |
0 |
0 |
T12 |
128 |
64 |
0 |
0 |
T13 |
64 |
0 |
0 |
0 |
T14 |
448 |
384 |
0 |
0 |
T39 |
0 |
64 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
896 |
0 |
0 |
T51 |
0 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23219 |
22714 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23219 |
22714 |
0 |
0 |
T2 |
7 |
6 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23280 |
22775 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23280 |
22775 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24112 |
23607 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24112 |
23607 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
65 |
64 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
8 |
7 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24164 |
23659 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24164 |
23659 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
66 |
65 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
8 |
7 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24225 |
23720 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24225 |
23720 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
68 |
67 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
12 |
11 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24248 |
23743 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24248 |
23743 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
66 |
65 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
11 |
10 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24318 |
23813 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24318 |
23813 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
67 |
66 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
12 |
11 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23219 |
22714 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23219 |
22714 |
0 |
0 |
T2 |
7 |
6 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24381 |
23876 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24381 |
23876 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
67 |
66 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
13 |
12 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24420 |
23915 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24420 |
23915 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
67 |
66 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
13 |
12 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
24450 |
23945 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24450 |
23945 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
66 |
65 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
16 |
15 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23330 |
22825 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23330 |
22825 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
60 |
59 |
0 |
0 |
T8 |
47 |
46 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
51 |
50 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
45 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7300 |
6795 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7300 |
6795 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
18 |
17 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
8 |
7 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9760 |
9255 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9760 |
9255 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
14 |
13 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T5,T7,T8 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9353 |
8848 |
0 |
0 |
selKnown1 |
3017 |
2512 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9353 |
8848 |
0 |
0 |
T2 |
8 |
7 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
21 |
20 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
20 |
19 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
21 |
20 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3017 |
2512 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T8 |
9 |
8 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |