Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T4,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
12616 |
0 |
0 |
T1 |
1943 |
2 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
4 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
4 |
0 |
0 |
T8 |
3302 |
13 |
0 |
0 |
T9 |
42238 |
75 |
0 |
0 |
T10 |
26118 |
75 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
116289 |
0 |
0 |
T1 |
1943 |
18 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
37 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
36 |
0 |
0 |
T8 |
3302 |
117 |
0 |
0 |
T9 |
42238 |
713 |
0 |
0 |
T10 |
26118 |
704 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
63 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
0 |
99 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
6657661 |
0 |
0 |
T1 |
1943 |
1350 |
0 |
0 |
T2 |
194594 |
22185 |
0 |
0 |
T3 |
12705 |
12129 |
0 |
0 |
T4 |
4339 |
3405 |
0 |
0 |
T5 |
1478 |
852 |
0 |
0 |
T6 |
5466 |
565 |
0 |
0 |
T7 |
1517 |
884 |
0 |
0 |
T8 |
3302 |
2506 |
0 |
0 |
T9 |
42238 |
24659 |
0 |
0 |
T10 |
26118 |
8704 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
186260 |
0 |
0 |
T1 |
1943 |
22 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
43 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
62 |
0 |
0 |
T8 |
3302 |
195 |
0 |
0 |
T9 |
42238 |
1174 |
0 |
0 |
T10 |
26118 |
1125 |
0 |
0 |
T11 |
0 |
52 |
0 |
0 |
T12 |
0 |
97 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T14 |
0 |
155 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
12616 |
0 |
0 |
T1 |
1943 |
2 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
4 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
4 |
0 |
0 |
T8 |
3302 |
13 |
0 |
0 |
T9 |
42238 |
75 |
0 |
0 |
T10 |
26118 |
75 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
116289 |
0 |
0 |
T1 |
1943 |
18 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
37 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
36 |
0 |
0 |
T8 |
3302 |
117 |
0 |
0 |
T9 |
42238 |
713 |
0 |
0 |
T10 |
26118 |
704 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
63 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
0 |
99 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
6657661 |
0 |
0 |
T1 |
1943 |
1350 |
0 |
0 |
T2 |
194594 |
22185 |
0 |
0 |
T3 |
12705 |
12129 |
0 |
0 |
T4 |
4339 |
3405 |
0 |
0 |
T5 |
1478 |
852 |
0 |
0 |
T6 |
5466 |
565 |
0 |
0 |
T7 |
1517 |
884 |
0 |
0 |
T8 |
3302 |
2506 |
0 |
0 |
T9 |
42238 |
24659 |
0 |
0 |
T10 |
26118 |
8704 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11236847 |
186260 |
0 |
0 |
T1 |
1943 |
22 |
0 |
0 |
T2 |
194594 |
0 |
0 |
0 |
T3 |
12705 |
0 |
0 |
0 |
T4 |
4339 |
43 |
0 |
0 |
T5 |
1478 |
0 |
0 |
0 |
T6 |
5466 |
0 |
0 |
0 |
T7 |
1517 |
62 |
0 |
0 |
T8 |
3302 |
195 |
0 |
0 |
T9 |
42238 |
1174 |
0 |
0 |
T10 |
26118 |
1125 |
0 |
0 |
T11 |
0 |
52 |
0 |
0 |
T12 |
0 |
97 |
0 |
0 |
T13 |
0 |
59 |
0 |
0 |
T14 |
0 |
155 |
0 |
0 |