Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
11848 |
0 |
0 |
T1 |
1823 |
2 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
75 |
0 |
0 |
T6 |
35597 |
30 |
0 |
0 |
T7 |
159380 |
187 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
75 |
0 |
0 |
T10 |
1403 |
3 |
0 |
0 |
T11 |
0 |
30 |
0 |
0 |
T12 |
0 |
110 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T25 |
0 |
30 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
109427 |
0 |
0 |
T1 |
1823 |
18 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
700 |
0 |
0 |
T6 |
35597 |
271 |
0 |
0 |
T7 |
159380 |
1691 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
716 |
0 |
0 |
T10 |
1403 |
27 |
0 |
0 |
T11 |
0 |
275 |
0 |
0 |
T12 |
0 |
1004 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T25 |
0 |
270 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
6275867 |
0 |
0 |
T1 |
1823 |
1151 |
0 |
0 |
T2 |
5294 |
562 |
0 |
0 |
T3 |
9984 |
9391 |
0 |
0 |
T4 |
3016 |
2372 |
0 |
0 |
T5 |
49061 |
31451 |
0 |
0 |
T6 |
35597 |
23213 |
0 |
0 |
T7 |
159380 |
111913 |
0 |
0 |
T8 |
4349 |
825 |
0 |
0 |
T9 |
41946 |
24595 |
0 |
0 |
T10 |
1403 |
736 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
174141 |
0 |
0 |
T1 |
1823 |
26 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
1111 |
0 |
0 |
T6 |
35597 |
433 |
0 |
0 |
T7 |
159380 |
2669 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
1110 |
0 |
0 |
T10 |
1403 |
39 |
0 |
0 |
T11 |
0 |
420 |
0 |
0 |
T12 |
0 |
1611 |
0 |
0 |
T13 |
0 |
76 |
0 |
0 |
T25 |
0 |
418 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
11848 |
0 |
0 |
T1 |
1823 |
2 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
75 |
0 |
0 |
T6 |
35597 |
30 |
0 |
0 |
T7 |
159380 |
187 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
75 |
0 |
0 |
T10 |
1403 |
3 |
0 |
0 |
T11 |
0 |
30 |
0 |
0 |
T12 |
0 |
110 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T25 |
0 |
30 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
109427 |
0 |
0 |
T1 |
1823 |
18 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
700 |
0 |
0 |
T6 |
35597 |
271 |
0 |
0 |
T7 |
159380 |
1691 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
716 |
0 |
0 |
T10 |
1403 |
27 |
0 |
0 |
T11 |
0 |
275 |
0 |
0 |
T12 |
0 |
1004 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T25 |
0 |
270 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
6275867 |
0 |
0 |
T1 |
1823 |
1151 |
0 |
0 |
T2 |
5294 |
562 |
0 |
0 |
T3 |
9984 |
9391 |
0 |
0 |
T4 |
3016 |
2372 |
0 |
0 |
T5 |
49061 |
31451 |
0 |
0 |
T6 |
35597 |
23213 |
0 |
0 |
T7 |
159380 |
111913 |
0 |
0 |
T8 |
4349 |
825 |
0 |
0 |
T9 |
41946 |
24595 |
0 |
0 |
T10 |
1403 |
736 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11061609 |
174141 |
0 |
0 |
T1 |
1823 |
26 |
0 |
0 |
T2 |
5294 |
0 |
0 |
0 |
T3 |
9984 |
0 |
0 |
0 |
T4 |
3016 |
0 |
0 |
0 |
T5 |
49061 |
1111 |
0 |
0 |
T6 |
35597 |
433 |
0 |
0 |
T7 |
159380 |
2669 |
0 |
0 |
T8 |
4349 |
0 |
0 |
0 |
T9 |
41946 |
1110 |
0 |
0 |
T10 |
1403 |
39 |
0 |
0 |
T11 |
0 |
420 |
0 |
0 |
T12 |
0 |
1611 |
0 |
0 |
T13 |
0 |
76 |
0 |
0 |
T25 |
0 |
418 |
0 |
0 |