Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T3,T4,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
13072 |
0 |
0 |
| T1 |
2503 |
19 |
0 |
0 |
| T2 |
2084 |
9 |
0 |
0 |
| T3 |
18035 |
40 |
0 |
0 |
| T4 |
3164 |
4 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
75 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
209 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
75 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T25 |
0 |
40 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
120638 |
0 |
0 |
| T1 |
2503 |
171 |
0 |
0 |
| T2 |
2084 |
81 |
0 |
0 |
| T3 |
18035 |
360 |
0 |
0 |
| T4 |
3164 |
37 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
725 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
1893 |
0 |
0 |
| T11 |
0 |
37 |
0 |
0 |
| T12 |
0 |
704 |
0 |
0 |
| T13 |
0 |
36 |
0 |
0 |
| T25 |
0 |
371 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
6853550 |
0 |
0 |
| T1 |
2503 |
1611 |
0 |
0 |
| T2 |
2084 |
1375 |
0 |
0 |
| T3 |
18035 |
8131 |
0 |
0 |
| T4 |
3164 |
2215 |
0 |
0 |
| T5 |
1801 |
1235 |
0 |
0 |
| T6 |
3350 |
682 |
0 |
0 |
| T7 |
344981 |
39576 |
0 |
0 |
| T8 |
26007 |
8759 |
0 |
0 |
| T9 |
5082 |
580 |
0 |
0 |
| T10 |
109102 |
57353 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
193151 |
0 |
0 |
| T1 |
2503 |
294 |
0 |
0 |
| T2 |
2084 |
117 |
0 |
0 |
| T3 |
18035 |
606 |
0 |
0 |
| T4 |
3164 |
53 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
1129 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
3030 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T12 |
0 |
1093 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T25 |
0 |
580 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
13072 |
0 |
0 |
| T1 |
2503 |
19 |
0 |
0 |
| T2 |
2084 |
9 |
0 |
0 |
| T3 |
18035 |
40 |
0 |
0 |
| T4 |
3164 |
4 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
75 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
209 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
75 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T25 |
0 |
40 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
120638 |
0 |
0 |
| T1 |
2503 |
171 |
0 |
0 |
| T2 |
2084 |
81 |
0 |
0 |
| T3 |
18035 |
360 |
0 |
0 |
| T4 |
3164 |
37 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
725 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
1893 |
0 |
0 |
| T11 |
0 |
37 |
0 |
0 |
| T12 |
0 |
704 |
0 |
0 |
| T13 |
0 |
36 |
0 |
0 |
| T25 |
0 |
371 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
6853550 |
0 |
0 |
| T1 |
2503 |
1611 |
0 |
0 |
| T2 |
2084 |
1375 |
0 |
0 |
| T3 |
18035 |
8131 |
0 |
0 |
| T4 |
3164 |
2215 |
0 |
0 |
| T5 |
1801 |
1235 |
0 |
0 |
| T6 |
3350 |
682 |
0 |
0 |
| T7 |
344981 |
39576 |
0 |
0 |
| T8 |
26007 |
8759 |
0 |
0 |
| T9 |
5082 |
580 |
0 |
0 |
| T10 |
109102 |
57353 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11932361 |
193151 |
0 |
0 |
| T1 |
2503 |
294 |
0 |
0 |
| T2 |
2084 |
117 |
0 |
0 |
| T3 |
18035 |
606 |
0 |
0 |
| T4 |
3164 |
53 |
0 |
0 |
| T5 |
1801 |
0 |
0 |
0 |
| T6 |
3350 |
0 |
0 |
0 |
| T7 |
344981 |
0 |
0 |
0 |
| T8 |
26007 |
1129 |
0 |
0 |
| T9 |
5082 |
0 |
0 |
0 |
| T10 |
109102 |
3030 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T12 |
0 |
1093 |
0 |
0 |
| T13 |
0 |
64 |
0 |
0 |
| T25 |
0 |
580 |
0 |
0 |