Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1325541 |
1293221 |
0 |
0 |
selKnown1 |
176640 |
144320 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1325541 |
1293221 |
0 |
0 |
T1 |
1100 |
1045 |
0 |
0 |
T2 |
550 |
495 |
0 |
0 |
T3 |
3410 |
3346 |
0 |
0 |
T4 |
347 |
283 |
0 |
0 |
T5 |
64 |
0 |
0 |
0 |
T6 |
142 |
78 |
0 |
0 |
T7 |
34624 |
34560 |
0 |
0 |
T8 |
5853 |
5789 |
0 |
0 |
T9 |
534 |
470 |
0 |
0 |
T10 |
18963 |
18899 |
0 |
0 |
T11 |
17 |
8 |
0 |
0 |
T12 |
0 |
234 |
0 |
0 |
T23 |
4869 |
34560 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
176640 |
144320 |
0 |
0 |
T3 |
448 |
384 |
0 |
0 |
T4 |
128 |
64 |
0 |
0 |
T5 |
64 |
0 |
0 |
0 |
T6 |
64 |
0 |
0 |
0 |
T7 |
64 |
0 |
0 |
0 |
T8 |
64 |
0 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
3392 |
3328 |
0 |
0 |
T11 |
128 |
64 |
0 |
0 |
T23 |
64 |
0 |
0 |
0 |
T25 |
0 |
640 |
0 |
0 |
T37 |
0 |
64 |
0 |
0 |
T40 |
0 |
3264 |
0 |
0 |
T41 |
0 |
640 |
0 |
0 |
T42 |
0 |
64 |
0 |
0 |
T54 |
0 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22371 |
21866 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22371 |
21866 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
7 |
6 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22435 |
21930 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22435 |
21930 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23245 |
22740 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23245 |
22740 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
360 |
359 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23263 |
22758 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23263 |
22758 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
360 |
359 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23309 |
22804 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23309 |
22804 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
357 |
356 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23374 |
22869 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23374 |
22869 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
360 |
359 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23406 |
22901 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23406 |
22901 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
359 |
358 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22371 |
21866 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22371 |
21866 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
7 |
6 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23473 |
22968 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23473 |
22968 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
355 |
354 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23535 |
23030 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23535 |
23030 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
356 |
355 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23556 |
23051 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23556 |
23051 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
357 |
356 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22485 |
21980 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22485 |
21980 |
0 |
0 |
T1 |
20 |
19 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
6 |
5 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
322 |
321 |
0 |
0 |
T23 |
0 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7563 |
7058 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7563 |
7058 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
61 |
60 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9759 |
9254 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9759 |
9254 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T10 |
1 | 1 | Covered | T3,T10,T25 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9363 |
8858 |
0 |
0 |
selKnown1 |
2760 |
2255 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9363 |
8858 |
0 |
0 |
T3 |
19 |
18 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
541 |
540 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
8 |
7 |
0 |
0 |
T10 |
113 |
112 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T23 |
541 |
540 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2760 |
2255 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
53 |
52 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T40 |
0 |
51 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |