Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
13166 |
0 |
0 |
T1 |
3094 |
10 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
1 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
48 |
0 |
0 |
T7 |
18436 |
38 |
0 |
0 |
T8 |
4760 |
15 |
0 |
0 |
T9 |
15968 |
34 |
0 |
0 |
T10 |
4154 |
4 |
0 |
0 |
T11 |
0 |
46 |
0 |
0 |
T12 |
0 |
261 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
121437 |
0 |
0 |
T1 |
3094 |
90 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
9 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
442 |
0 |
0 |
T7 |
18436 |
347 |
0 |
0 |
T8 |
4760 |
135 |
0 |
0 |
T9 |
15968 |
308 |
0 |
0 |
T10 |
4154 |
37 |
0 |
0 |
T11 |
0 |
419 |
0 |
0 |
T12 |
0 |
2362 |
0 |
0 |
T22 |
0 |
290 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
6830657 |
0 |
0 |
T1 |
3094 |
2302 |
0 |
0 |
T2 |
3524 |
771 |
0 |
0 |
T3 |
11118 |
10521 |
0 |
0 |
T4 |
1326 |
738 |
0 |
0 |
T5 |
5482 |
571 |
0 |
0 |
T6 |
24255 |
13235 |
0 |
0 |
T7 |
18436 |
8177 |
0 |
0 |
T8 |
4760 |
3992 |
0 |
0 |
T9 |
15968 |
7392 |
0 |
0 |
T10 |
4154 |
3223 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
194150 |
0 |
0 |
T1 |
3094 |
149 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
18 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
690 |
0 |
0 |
T7 |
18436 |
565 |
0 |
0 |
T8 |
4760 |
196 |
0 |
0 |
T9 |
15968 |
501 |
0 |
0 |
T10 |
4154 |
56 |
0 |
0 |
T11 |
0 |
675 |
0 |
0 |
T12 |
0 |
3825 |
0 |
0 |
T22 |
0 |
460 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
13166 |
0 |
0 |
T1 |
3094 |
10 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
1 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
48 |
0 |
0 |
T7 |
18436 |
38 |
0 |
0 |
T8 |
4760 |
15 |
0 |
0 |
T9 |
15968 |
34 |
0 |
0 |
T10 |
4154 |
4 |
0 |
0 |
T11 |
0 |
46 |
0 |
0 |
T12 |
0 |
261 |
0 |
0 |
T22 |
0 |
32 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
121437 |
0 |
0 |
T1 |
3094 |
90 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
9 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
442 |
0 |
0 |
T7 |
18436 |
347 |
0 |
0 |
T8 |
4760 |
135 |
0 |
0 |
T9 |
15968 |
308 |
0 |
0 |
T10 |
4154 |
37 |
0 |
0 |
T11 |
0 |
419 |
0 |
0 |
T12 |
0 |
2362 |
0 |
0 |
T22 |
0 |
290 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
6830657 |
0 |
0 |
T1 |
3094 |
2302 |
0 |
0 |
T2 |
3524 |
771 |
0 |
0 |
T3 |
11118 |
10521 |
0 |
0 |
T4 |
1326 |
738 |
0 |
0 |
T5 |
5482 |
571 |
0 |
0 |
T6 |
24255 |
13235 |
0 |
0 |
T7 |
18436 |
8177 |
0 |
0 |
T8 |
4760 |
3992 |
0 |
0 |
T9 |
15968 |
7392 |
0 |
0 |
T10 |
4154 |
3223 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11645620 |
194150 |
0 |
0 |
T1 |
3094 |
149 |
0 |
0 |
T2 |
3524 |
0 |
0 |
0 |
T3 |
11118 |
0 |
0 |
0 |
T4 |
1326 |
18 |
0 |
0 |
T5 |
5482 |
0 |
0 |
0 |
T6 |
24255 |
690 |
0 |
0 |
T7 |
18436 |
565 |
0 |
0 |
T8 |
4760 |
196 |
0 |
0 |
T9 |
15968 |
501 |
0 |
0 |
T10 |
4154 |
56 |
0 |
0 |
T11 |
0 |
675 |
0 |
0 |
T12 |
0 |
3825 |
0 |
0 |
T22 |
0 |
460 |
0 |
0 |