Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1300723 |
1268403 |
0 |
0 |
selKnown1 |
178560 |
146240 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1300723 |
1268403 |
0 |
0 |
T1 |
605 |
550 |
0 |
0 |
T2 |
146 |
82 |
0 |
0 |
T3 |
129 |
65 |
0 |
0 |
T4 |
119 |
55 |
0 |
0 |
T5 |
534 |
470 |
0 |
0 |
T6 |
4266 |
4202 |
0 |
0 |
T7 |
3426 |
3362 |
0 |
0 |
T8 |
889 |
825 |
0 |
0 |
T9 |
3014 |
2950 |
0 |
0 |
T10 |
347 |
283 |
0 |
0 |
T11 |
132 |
2943 |
0 |
0 |
T12 |
0 |
1109 |
0 |
0 |
T22 |
0 |
163 |
0 |
0 |
T23 |
0 |
26 |
0 |
0 |
T52 |
0 |
165 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178560 |
146240 |
0 |
0 |
T6 |
960 |
896 |
0 |
0 |
T7 |
576 |
512 |
0 |
0 |
T8 |
64 |
0 |
0 |
0 |
T9 |
576 |
512 |
0 |
0 |
T10 |
128 |
64 |
0 |
0 |
T11 |
256 |
192 |
0 |
0 |
T12 |
4544 |
4480 |
0 |
0 |
T22 |
576 |
512 |
0 |
0 |
T37 |
0 |
576 |
0 |
0 |
T48 |
0 |
1344 |
0 |
0 |
T52 |
448 |
384 |
0 |
0 |
T53 |
64 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21983 |
21478 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21983 |
21478 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
7 |
6 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22048 |
21543 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22048 |
21543 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22947 |
22442 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22947 |
22442 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
79 |
78 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22972 |
22467 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22972 |
22467 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
76 |
75 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23012 |
22507 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23012 |
22507 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
78 |
77 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23096 |
22591 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23096 |
22591 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
77 |
76 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23155 |
22650 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23155 |
22650 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
79 |
78 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21983 |
21478 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21983 |
21478 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
7 |
6 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23208 |
22703 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23208 |
22703 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
11 |
10 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
77 |
76 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23231 |
22726 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23231 |
22726 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
11 |
10 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
78 |
77 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23301 |
22796 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23301 |
22796 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
80 |
79 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22098 |
21593 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22098 |
21593 |
0 |
0 |
T1 |
11 |
10 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
9 |
8 |
0 |
0 |
T6 |
73 |
72 |
0 |
0 |
T7 |
59 |
58 |
0 |
0 |
T8 |
16 |
15 |
0 |
0 |
T9 |
52 |
51 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7027 |
6522 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7027 |
6522 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
11 |
10 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
10 |
9 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
12 |
11 |
0 |
0 |
T12 |
0 |
61 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T23 |
0 |
26 |
0 |
0 |
T52 |
0 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9274 |
8769 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9274 |
8769 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T9 |
1 | 1 | Covered | T6,T7,T9 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8882 |
8377 |
0 |
0 |
selKnown1 |
2790 |
2285 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8882 |
8377 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
25 |
24 |
0 |
0 |
T7 |
21 |
20 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
18 |
17 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
0 |
131 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T52 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2790 |
2285 |
0 |
0 |
T6 |
15 |
14 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
9 |
8 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
4 |
3 |
0 |
0 |
T12 |
71 |
70 |
0 |
0 |
T22 |
9 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T48 |
0 |
21 |
0 |
0 |
T52 |
7 |
6 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |