Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT4,T5,T6

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 11774898 13165 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 11774898 121347 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 11774898 6713408 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 11774898 193748 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 11774898 13165 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 11774898 121347 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 11774898 6713408 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 11774898 193748 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 13165 0 0
T1 1988 10 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 4 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 75 0 0
T8 2447 4 0 0
T9 2644 20 0 0
T10 10268 0 0 0
T11 0 91 0 0
T12 0 250 0 0
T13 0 53 0 0
T14 0 4 0 0
T26 0 2 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 121347 0 0
T1 1988 90 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 37 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 700 0 0
T8 2447 38 0 0
T9 2644 180 0 0
T10 10268 0 0 0
T11 0 838 0 0
T12 0 2317 0 0
T13 0 487 0 0
T14 0 38 0 0
T26 0 18 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 6713408 0 0
T1 1988 1224 0 0
T2 1945 1351 0 0
T3 3188 2545 0 0
T4 4704 3716 0 0
T5 4695 959 0 0
T6 5486 569 0 0
T7 25897 8742 0 0
T8 2447 1483 0 0
T9 2644 1783 0 0
T10 10268 9698 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 193748 0 0
T1 1988 141 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 65 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 1135 0 0
T8 2447 60 0 0
T9 2644 282 0 0
T10 10268 0 0 0
T11 0 1330 0 0
T12 0 3642 0 0
T13 0 775 0 0
T14 0 54 0 0
T26 0 28 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 13165 0 0
T1 1988 10 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 4 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 75 0 0
T8 2447 4 0 0
T9 2644 20 0 0
T10 10268 0 0 0
T11 0 91 0 0
T12 0 250 0 0
T13 0 53 0 0
T14 0 4 0 0
T26 0 2 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 121347 0 0
T1 1988 90 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 37 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 700 0 0
T8 2447 38 0 0
T9 2644 180 0 0
T10 10268 0 0 0
T11 0 838 0 0
T12 0 2317 0 0
T13 0 487 0 0
T14 0 38 0 0
T26 0 18 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 6713408 0 0
T1 1988 1224 0 0
T2 1945 1351 0 0
T3 3188 2545 0 0
T4 4704 3716 0 0
T5 4695 959 0 0
T6 5486 569 0 0
T7 25897 8742 0 0
T8 2447 1483 0 0
T9 2644 1783 0 0
T10 10268 9698 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11774898 193748 0 0
T1 1988 141 0 0
T2 1945 0 0 0
T3 3188 0 0 0
T4 4704 65 0 0
T5 4695 0 0 0
T6 5486 0 0 0
T7 25897 1135 0 0
T8 2447 60 0 0
T9 2644 282 0 0
T10 10268 0 0 0
T11 0 1330 0 0
T12 0 3642 0 0
T13 0 775 0 0
T14 0 54 0 0
T26 0 28 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%