Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
13165 |
0 |
0 |
| T1 |
1988 |
10 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
4 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
75 |
0 |
0 |
| T8 |
2447 |
4 |
0 |
0 |
| T9 |
2644 |
20 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
91 |
0 |
0 |
| T12 |
0 |
250 |
0 |
0 |
| T13 |
0 |
53 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
121347 |
0 |
0 |
| T1 |
1988 |
90 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
37 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
700 |
0 |
0 |
| T8 |
2447 |
38 |
0 |
0 |
| T9 |
2644 |
180 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
838 |
0 |
0 |
| T12 |
0 |
2317 |
0 |
0 |
| T13 |
0 |
487 |
0 |
0 |
| T14 |
0 |
38 |
0 |
0 |
| T26 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
6713408 |
0 |
0 |
| T1 |
1988 |
1224 |
0 |
0 |
| T2 |
1945 |
1351 |
0 |
0 |
| T3 |
3188 |
2545 |
0 |
0 |
| T4 |
4704 |
3716 |
0 |
0 |
| T5 |
4695 |
959 |
0 |
0 |
| T6 |
5486 |
569 |
0 |
0 |
| T7 |
25897 |
8742 |
0 |
0 |
| T8 |
2447 |
1483 |
0 |
0 |
| T9 |
2644 |
1783 |
0 |
0 |
| T10 |
10268 |
9698 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
193748 |
0 |
0 |
| T1 |
1988 |
141 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
65 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
1135 |
0 |
0 |
| T8 |
2447 |
60 |
0 |
0 |
| T9 |
2644 |
282 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
1330 |
0 |
0 |
| T12 |
0 |
3642 |
0 |
0 |
| T13 |
0 |
775 |
0 |
0 |
| T14 |
0 |
54 |
0 |
0 |
| T26 |
0 |
28 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
13165 |
0 |
0 |
| T1 |
1988 |
10 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
4 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
75 |
0 |
0 |
| T8 |
2447 |
4 |
0 |
0 |
| T9 |
2644 |
20 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
91 |
0 |
0 |
| T12 |
0 |
250 |
0 |
0 |
| T13 |
0 |
53 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
121347 |
0 |
0 |
| T1 |
1988 |
90 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
37 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
700 |
0 |
0 |
| T8 |
2447 |
38 |
0 |
0 |
| T9 |
2644 |
180 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
838 |
0 |
0 |
| T12 |
0 |
2317 |
0 |
0 |
| T13 |
0 |
487 |
0 |
0 |
| T14 |
0 |
38 |
0 |
0 |
| T26 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
6713408 |
0 |
0 |
| T1 |
1988 |
1224 |
0 |
0 |
| T2 |
1945 |
1351 |
0 |
0 |
| T3 |
3188 |
2545 |
0 |
0 |
| T4 |
4704 |
3716 |
0 |
0 |
| T5 |
4695 |
959 |
0 |
0 |
| T6 |
5486 |
569 |
0 |
0 |
| T7 |
25897 |
8742 |
0 |
0 |
| T8 |
2447 |
1483 |
0 |
0 |
| T9 |
2644 |
1783 |
0 |
0 |
| T10 |
10268 |
9698 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11774898 |
193748 |
0 |
0 |
| T1 |
1988 |
141 |
0 |
0 |
| T2 |
1945 |
0 |
0 |
0 |
| T3 |
3188 |
0 |
0 |
0 |
| T4 |
4704 |
65 |
0 |
0 |
| T5 |
4695 |
0 |
0 |
0 |
| T6 |
5486 |
0 |
0 |
0 |
| T7 |
25897 |
1135 |
0 |
0 |
| T8 |
2447 |
60 |
0 |
0 |
| T9 |
2644 |
282 |
0 |
0 |
| T10 |
10268 |
0 |
0 |
0 |
| T11 |
0 |
1330 |
0 |
0 |
| T12 |
0 |
3642 |
0 |
0 |
| T13 |
0 |
775 |
0 |
0 |
| T14 |
0 |
54 |
0 |
0 |
| T26 |
0 |
28 |
0 |
0 |