Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT1,T2,T3

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 11108636 12563 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 11108636 115885 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 11108636 6588030 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 11108636 184848 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 11108636 12563 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 11108636 115885 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 11108636 6588030 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 11108636 184848 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 12563 0 0
T1 68871 155 0 0
T2 4365 4 0 0
T3 5463 4 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 37 0 0
T7 5294 0 0 0
T8 2477 4 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 4 0 0
T13 0 4 0 0
T15 0 4 0 0
T16 0 4 0 0
T27 0 4 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 115885 0 0
T1 68871 1433 0 0
T2 4365 38 0 0
T3 5463 38 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 341 0 0
T7 5294 0 0 0
T8 2477 38 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 38 0 0
T13 0 37 0 0
T15 0 38 0 0
T16 0 36 0 0
T27 0 37 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 6588030 0 0
T1 68871 34855 0 0
T2 4365 3392 0 0
T3 5463 4522 0 0
T4 2723 2110 0 0
T5 7408 6839 0 0
T6 38774 30248 0 0
T7 5294 564 0 0
T8 2477 1552 0 0
T9 2628 2057 0 0
T10 1848 1270 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 184848 0 0
T1 68871 2282 0 0
T2 4365 66 0 0
T3 5463 64 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 552 0 0
T7 5294 0 0 0
T8 2477 59 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 64 0 0
T13 0 71 0 0
T15 0 57 0 0
T16 0 68 0 0
T27 0 46 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 12563 0 0
T1 68871 155 0 0
T2 4365 4 0 0
T3 5463 4 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 37 0 0
T7 5294 0 0 0
T8 2477 4 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 4 0 0
T13 0 4 0 0
T15 0 4 0 0
T16 0 4 0 0
T27 0 4 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 115885 0 0
T1 68871 1433 0 0
T2 4365 38 0 0
T3 5463 38 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 341 0 0
T7 5294 0 0 0
T8 2477 38 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 38 0 0
T13 0 37 0 0
T15 0 38 0 0
T16 0 36 0 0
T27 0 37 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 6588030 0 0
T1 68871 34855 0 0
T2 4365 3392 0 0
T3 5463 4522 0 0
T4 2723 2110 0 0
T5 7408 6839 0 0
T6 38774 30248 0 0
T7 5294 564 0 0
T8 2477 1552 0 0
T9 2628 2057 0 0
T10 1848 1270 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11108636 184848 0 0
T1 68871 2282 0 0
T2 4365 66 0 0
T3 5463 64 0 0
T4 2723 0 0 0
T5 7408 0 0 0
T6 38774 552 0 0
T7 5294 0 0 0
T8 2477 59 0 0
T9 2628 0 0 0
T10 1848 0 0 0
T12 0 64 0 0
T13 0 71 0 0
T15 0 57 0 0
T16 0 68 0 0
T27 0 46 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%