Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
13495 |
0 |
0 |
T3 |
25837 |
75 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
44 |
0 |
0 |
T6 |
4163 |
4 |
0 |
0 |
T7 |
4200 |
4 |
0 |
0 |
T8 |
4326 |
4 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
75 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
2 |
0 |
0 |
T13 |
0 |
31 |
0 |
0 |
T22 |
0 |
154 |
0 |
0 |
T23 |
0 |
43 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
124559 |
0 |
0 |
T3 |
25837 |
716 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
407 |
0 |
0 |
T6 |
4163 |
38 |
0 |
0 |
T7 |
4200 |
37 |
0 |
0 |
T8 |
4326 |
38 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
704 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
18 |
0 |
0 |
T13 |
0 |
279 |
0 |
0 |
T22 |
0 |
1391 |
0 |
0 |
T23 |
0 |
389 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
7242325 |
0 |
0 |
T1 |
1854 |
816 |
0 |
0 |
T2 |
2707 |
2115 |
0 |
0 |
T3 |
25837 |
8704 |
0 |
0 |
T4 |
5538 |
957 |
0 |
0 |
T5 |
23751 |
19183 |
0 |
0 |
T6 |
4163 |
3204 |
0 |
0 |
T7 |
4200 |
3242 |
0 |
0 |
T8 |
4326 |
3332 |
0 |
0 |
T9 |
1745 |
1178 |
0 |
0 |
T10 |
49151 |
31628 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
198692 |
0 |
0 |
T3 |
25837 |
1143 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
609 |
0 |
0 |
T6 |
4163 |
63 |
0 |
0 |
T7 |
4200 |
56 |
0 |
0 |
T8 |
4326 |
63 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
1097 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
26 |
0 |
0 |
T13 |
0 |
454 |
0 |
0 |
T22 |
0 |
2231 |
0 |
0 |
T23 |
0 |
612 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
13495 |
0 |
0 |
T3 |
25837 |
75 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
44 |
0 |
0 |
T6 |
4163 |
4 |
0 |
0 |
T7 |
4200 |
4 |
0 |
0 |
T8 |
4326 |
4 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
75 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
2 |
0 |
0 |
T13 |
0 |
31 |
0 |
0 |
T22 |
0 |
154 |
0 |
0 |
T23 |
0 |
43 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
124559 |
0 |
0 |
T3 |
25837 |
716 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
407 |
0 |
0 |
T6 |
4163 |
38 |
0 |
0 |
T7 |
4200 |
37 |
0 |
0 |
T8 |
4326 |
38 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
704 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
18 |
0 |
0 |
T13 |
0 |
279 |
0 |
0 |
T22 |
0 |
1391 |
0 |
0 |
T23 |
0 |
389 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
7242325 |
0 |
0 |
T1 |
1854 |
816 |
0 |
0 |
T2 |
2707 |
2115 |
0 |
0 |
T3 |
25837 |
8704 |
0 |
0 |
T4 |
5538 |
957 |
0 |
0 |
T5 |
23751 |
19183 |
0 |
0 |
T6 |
4163 |
3204 |
0 |
0 |
T7 |
4200 |
3242 |
0 |
0 |
T8 |
4326 |
3332 |
0 |
0 |
T9 |
1745 |
1178 |
0 |
0 |
T10 |
49151 |
31628 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12175505 |
198692 |
0 |
0 |
T3 |
25837 |
1143 |
0 |
0 |
T4 |
5538 |
0 |
0 |
0 |
T5 |
23751 |
609 |
0 |
0 |
T6 |
4163 |
63 |
0 |
0 |
T7 |
4200 |
56 |
0 |
0 |
T8 |
4326 |
63 |
0 |
0 |
T9 |
1745 |
0 |
0 |
0 |
T10 |
49151 |
1097 |
0 |
0 |
T11 |
6119 |
0 |
0 |
0 |
T12 |
1941 |
26 |
0 |
0 |
T13 |
0 |
454 |
0 |
0 |
T22 |
0 |
2231 |
0 |
0 |
T23 |
0 |
612 |
0 |
0 |