Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T3,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
12622 |
0 |
0 |
| T1 |
1469 |
1 |
0 |
0 |
| T2 |
1353 |
1 |
0 |
0 |
| T3 |
41986 |
75 |
0 |
0 |
| T4 |
3472 |
4 |
0 |
0 |
| T5 |
39037 |
33 |
0 |
0 |
| T6 |
2769 |
4 |
0 |
0 |
| T7 |
1999 |
10 |
0 |
0 |
| T8 |
17018 |
32 |
0 |
0 |
| T9 |
53308 |
75 |
0 |
0 |
| T10 |
3348 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
116499 |
0 |
0 |
| T1 |
1469 |
9 |
0 |
0 |
| T2 |
1353 |
9 |
0 |
0 |
| T3 |
41986 |
720 |
0 |
0 |
| T4 |
3472 |
38 |
0 |
0 |
| T5 |
39037 |
304 |
0 |
0 |
| T6 |
2769 |
38 |
0 |
0 |
| T7 |
1999 |
90 |
0 |
0 |
| T8 |
17018 |
289 |
0 |
0 |
| T9 |
53308 |
700 |
0 |
0 |
| T10 |
3348 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
6717733 |
0 |
0 |
| T1 |
1469 |
887 |
0 |
0 |
| T2 |
1353 |
703 |
0 |
0 |
| T3 |
41986 |
24602 |
0 |
0 |
| T4 |
3472 |
2506 |
0 |
0 |
| T5 |
39037 |
29440 |
0 |
0 |
| T6 |
2769 |
1754 |
0 |
0 |
| T7 |
1999 |
1189 |
0 |
0 |
| T8 |
17018 |
7198 |
0 |
0 |
| T9 |
53308 |
35835 |
0 |
0 |
| T10 |
3348 |
2388 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
185832 |
0 |
0 |
| T1 |
1469 |
10 |
0 |
0 |
| T2 |
1353 |
11 |
0 |
0 |
| T3 |
41986 |
1094 |
0 |
0 |
| T4 |
3472 |
46 |
0 |
0 |
| T5 |
39037 |
487 |
0 |
0 |
| T6 |
2769 |
58 |
0 |
0 |
| T7 |
1999 |
161 |
0 |
0 |
| T8 |
17018 |
499 |
0 |
0 |
| T9 |
53308 |
1138 |
0 |
0 |
| T10 |
3348 |
61 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
12622 |
0 |
0 |
| T1 |
1469 |
1 |
0 |
0 |
| T2 |
1353 |
1 |
0 |
0 |
| T3 |
41986 |
75 |
0 |
0 |
| T4 |
3472 |
4 |
0 |
0 |
| T5 |
39037 |
33 |
0 |
0 |
| T6 |
2769 |
4 |
0 |
0 |
| T7 |
1999 |
10 |
0 |
0 |
| T8 |
17018 |
32 |
0 |
0 |
| T9 |
53308 |
75 |
0 |
0 |
| T10 |
3348 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
116499 |
0 |
0 |
| T1 |
1469 |
9 |
0 |
0 |
| T2 |
1353 |
9 |
0 |
0 |
| T3 |
41986 |
720 |
0 |
0 |
| T4 |
3472 |
38 |
0 |
0 |
| T5 |
39037 |
304 |
0 |
0 |
| T6 |
2769 |
38 |
0 |
0 |
| T7 |
1999 |
90 |
0 |
0 |
| T8 |
17018 |
289 |
0 |
0 |
| T9 |
53308 |
700 |
0 |
0 |
| T10 |
3348 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
6717733 |
0 |
0 |
| T1 |
1469 |
887 |
0 |
0 |
| T2 |
1353 |
703 |
0 |
0 |
| T3 |
41986 |
24602 |
0 |
0 |
| T4 |
3472 |
2506 |
0 |
0 |
| T5 |
39037 |
29440 |
0 |
0 |
| T6 |
2769 |
1754 |
0 |
0 |
| T7 |
1999 |
1189 |
0 |
0 |
| T8 |
17018 |
7198 |
0 |
0 |
| T9 |
53308 |
35835 |
0 |
0 |
| T10 |
3348 |
2388 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11085433 |
185832 |
0 |
0 |
| T1 |
1469 |
10 |
0 |
0 |
| T2 |
1353 |
11 |
0 |
0 |
| T3 |
41986 |
1094 |
0 |
0 |
| T4 |
3472 |
46 |
0 |
0 |
| T5 |
39037 |
487 |
0 |
0 |
| T6 |
2769 |
58 |
0 |
0 |
| T7 |
1999 |
161 |
0 |
0 |
| T8 |
17018 |
499 |
0 |
0 |
| T9 |
53308 |
1138 |
0 |
0 |
| T10 |
3348 |
61 |
0 |
0 |