Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
12708 |
0 |
0 |
| T1 |
3799 |
4 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
12 |
0 |
0 |
| T4 |
2385 |
4 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
19 |
0 |
0 |
| T7 |
25335 |
34 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
40 |
0 |
0 |
| T10 |
5521 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T21 |
0 |
30 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
117270 |
0 |
0 |
| T1 |
3799 |
38 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
114 |
0 |
0 |
| T4 |
2385 |
37 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
171 |
0 |
0 |
| T7 |
25335 |
306 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
360 |
0 |
0 |
| T10 |
5521 |
37 |
0 |
0 |
| T11 |
0 |
37 |
0 |
0 |
| T21 |
0 |
270 |
0 |
0 |
| T22 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
7016121 |
0 |
0 |
| T1 |
3799 |
2806 |
0 |
0 |
| T2 |
5464 |
573 |
0 |
0 |
| T3 |
13121 |
9580 |
0 |
0 |
| T4 |
2385 |
1413 |
0 |
0 |
| T5 |
1968 |
860 |
0 |
0 |
| T6 |
2418 |
1573 |
0 |
0 |
| T7 |
25335 |
18736 |
0 |
0 |
| T8 |
1964 |
902 |
0 |
0 |
| T9 |
20588 |
8864 |
0 |
0 |
| T10 |
5521 |
4514 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
187254 |
0 |
0 |
| T1 |
3799 |
64 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
163 |
0 |
0 |
| T4 |
2385 |
67 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
277 |
0 |
0 |
| T7 |
25335 |
500 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
573 |
0 |
0 |
| T10 |
5521 |
59 |
0 |
0 |
| T11 |
0 |
50 |
0 |
0 |
| T21 |
0 |
400 |
0 |
0 |
| T22 |
0 |
14 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
12708 |
0 |
0 |
| T1 |
3799 |
4 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
12 |
0 |
0 |
| T4 |
2385 |
4 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
19 |
0 |
0 |
| T7 |
25335 |
34 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
40 |
0 |
0 |
| T10 |
5521 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T21 |
0 |
30 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
117270 |
0 |
0 |
| T1 |
3799 |
38 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
114 |
0 |
0 |
| T4 |
2385 |
37 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
171 |
0 |
0 |
| T7 |
25335 |
306 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
360 |
0 |
0 |
| T10 |
5521 |
37 |
0 |
0 |
| T11 |
0 |
37 |
0 |
0 |
| T21 |
0 |
270 |
0 |
0 |
| T22 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
7016121 |
0 |
0 |
| T1 |
3799 |
2806 |
0 |
0 |
| T2 |
5464 |
573 |
0 |
0 |
| T3 |
13121 |
9580 |
0 |
0 |
| T4 |
2385 |
1413 |
0 |
0 |
| T5 |
1968 |
860 |
0 |
0 |
| T6 |
2418 |
1573 |
0 |
0 |
| T7 |
25335 |
18736 |
0 |
0 |
| T8 |
1964 |
902 |
0 |
0 |
| T9 |
20588 |
8864 |
0 |
0 |
| T10 |
5521 |
4514 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11447584 |
187254 |
0 |
0 |
| T1 |
3799 |
64 |
0 |
0 |
| T2 |
5464 |
0 |
0 |
0 |
| T3 |
13121 |
163 |
0 |
0 |
| T4 |
2385 |
67 |
0 |
0 |
| T5 |
1968 |
0 |
0 |
0 |
| T6 |
2418 |
277 |
0 |
0 |
| T7 |
25335 |
500 |
0 |
0 |
| T8 |
1964 |
0 |
0 |
0 |
| T9 |
20588 |
573 |
0 |
0 |
| T10 |
5521 |
59 |
0 |
0 |
| T11 |
0 |
50 |
0 |
0 |
| T21 |
0 |
400 |
0 |
0 |
| T22 |
0 |
14 |
0 |
0 |