Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
13377 |
0 |
0 |
| T1 |
2643 |
4 |
0 |
0 |
| T2 |
30155 |
45 |
0 |
0 |
| T3 |
2712 |
4 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
6 |
0 |
0 |
| T7 |
3909 |
17 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
75 |
0 |
0 |
| T10 |
5888 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
7 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
123169 |
0 |
0 |
| T1 |
2643 |
37 |
0 |
0 |
| T2 |
30155 |
405 |
0 |
0 |
| T3 |
2712 |
37 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
54 |
0 |
0 |
| T7 |
3909 |
153 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
724 |
0 |
0 |
| T10 |
5888 |
38 |
0 |
0 |
| T12 |
0 |
38 |
0 |
0 |
| T22 |
0 |
37 |
0 |
0 |
| T23 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
7338141 |
0 |
0 |
| T1 |
2643 |
1680 |
0 |
0 |
| T2 |
30155 |
22469 |
0 |
0 |
| T3 |
2712 |
1771 |
0 |
0 |
| T4 |
4408 |
805 |
0 |
0 |
| T5 |
5664 |
573 |
0 |
0 |
| T6 |
1801 |
1090 |
0 |
0 |
| T7 |
3909 |
3058 |
0 |
0 |
| T8 |
1243 |
601 |
0 |
0 |
| T9 |
42021 |
24705 |
0 |
0 |
| T10 |
5888 |
4886 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
196486 |
0 |
0 |
| T1 |
2643 |
64 |
0 |
0 |
| T2 |
30155 |
665 |
0 |
0 |
| T3 |
2712 |
68 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
86 |
0 |
0 |
| T7 |
3909 |
251 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
1172 |
0 |
0 |
| T10 |
5888 |
58 |
0 |
0 |
| T12 |
0 |
54 |
0 |
0 |
| T22 |
0 |
73 |
0 |
0 |
| T23 |
0 |
106 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
13377 |
0 |
0 |
| T1 |
2643 |
4 |
0 |
0 |
| T2 |
30155 |
45 |
0 |
0 |
| T3 |
2712 |
4 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
6 |
0 |
0 |
| T7 |
3909 |
17 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
75 |
0 |
0 |
| T10 |
5888 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
7 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
123169 |
0 |
0 |
| T1 |
2643 |
37 |
0 |
0 |
| T2 |
30155 |
405 |
0 |
0 |
| T3 |
2712 |
37 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
54 |
0 |
0 |
| T7 |
3909 |
153 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
724 |
0 |
0 |
| T10 |
5888 |
38 |
0 |
0 |
| T12 |
0 |
38 |
0 |
0 |
| T22 |
0 |
37 |
0 |
0 |
| T23 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
7338141 |
0 |
0 |
| T1 |
2643 |
1680 |
0 |
0 |
| T2 |
30155 |
22469 |
0 |
0 |
| T3 |
2712 |
1771 |
0 |
0 |
| T4 |
4408 |
805 |
0 |
0 |
| T5 |
5664 |
573 |
0 |
0 |
| T6 |
1801 |
1090 |
0 |
0 |
| T7 |
3909 |
3058 |
0 |
0 |
| T8 |
1243 |
601 |
0 |
0 |
| T9 |
42021 |
24705 |
0 |
0 |
| T10 |
5888 |
4886 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12170219 |
196486 |
0 |
0 |
| T1 |
2643 |
64 |
0 |
0 |
| T2 |
30155 |
665 |
0 |
0 |
| T3 |
2712 |
68 |
0 |
0 |
| T4 |
4408 |
0 |
0 |
0 |
| T5 |
5664 |
0 |
0 |
0 |
| T6 |
1801 |
86 |
0 |
0 |
| T7 |
3909 |
251 |
0 |
0 |
| T8 |
1243 |
0 |
0 |
0 |
| T9 |
42021 |
1172 |
0 |
0 |
| T10 |
5888 |
58 |
0 |
0 |
| T12 |
0 |
54 |
0 |
0 |
| T22 |
0 |
73 |
0 |
0 |
| T23 |
0 |
106 |
0 |
0 |