Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
11323 |
0 |
0 |
T2 |
13527 |
36 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
42 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
32 |
0 |
0 |
T8 |
4335 |
4 |
0 |
0 |
T9 |
36766 |
30 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
104601 |
0 |
0 |
T2 |
13527 |
326 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
389 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
290 |
0 |
0 |
T8 |
4335 |
38 |
0 |
0 |
T9 |
36766 |
270 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
37 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T26 |
0 |
697 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
5180301 |
0 |
0 |
T1 |
8221 |
7641 |
0 |
0 |
T2 |
13527 |
7133 |
0 |
0 |
T3 |
5481 |
572 |
0 |
0 |
T4 |
30275 |
22473 |
0 |
0 |
T5 |
3658 |
889 |
0 |
0 |
T6 |
2227 |
792 |
0 |
0 |
T7 |
23312 |
17046 |
0 |
0 |
T8 |
4335 |
3347 |
0 |
0 |
T9 |
36766 |
28017 |
0 |
0 |
T10 |
5285 |
565 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
166468 |
0 |
0 |
T2 |
13527 |
555 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
653 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
446 |
0 |
0 |
T8 |
4335 |
57 |
0 |
0 |
T9 |
36766 |
420 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T13 |
0 |
72 |
0 |
0 |
T14 |
0 |
73 |
0 |
0 |
T25 |
0 |
45 |
0 |
0 |
T26 |
0 |
1108 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
11323 |
0 |
0 |
T2 |
13527 |
36 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
42 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
32 |
0 |
0 |
T8 |
4335 |
4 |
0 |
0 |
T9 |
36766 |
30 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
104601 |
0 |
0 |
T2 |
13527 |
326 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
389 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
290 |
0 |
0 |
T8 |
4335 |
38 |
0 |
0 |
T9 |
36766 |
270 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
38 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
37 |
0 |
0 |
T25 |
0 |
27 |
0 |
0 |
T26 |
0 |
697 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
5180301 |
0 |
0 |
T1 |
8221 |
7641 |
0 |
0 |
T2 |
13527 |
7133 |
0 |
0 |
T3 |
5481 |
572 |
0 |
0 |
T4 |
30275 |
22473 |
0 |
0 |
T5 |
3658 |
889 |
0 |
0 |
T6 |
2227 |
792 |
0 |
0 |
T7 |
23312 |
17046 |
0 |
0 |
T8 |
4335 |
3347 |
0 |
0 |
T9 |
36766 |
28017 |
0 |
0 |
T10 |
5285 |
565 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9113070 |
166468 |
0 |
0 |
T2 |
13527 |
555 |
0 |
0 |
T3 |
5481 |
0 |
0 |
0 |
T4 |
30275 |
653 |
0 |
0 |
T5 |
3658 |
0 |
0 |
0 |
T6 |
2227 |
0 |
0 |
0 |
T7 |
23312 |
446 |
0 |
0 |
T8 |
4335 |
57 |
0 |
0 |
T9 |
36766 |
420 |
0 |
0 |
T10 |
5285 |
0 |
0 |
0 |
T11 |
10058 |
0 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T13 |
0 |
72 |
0 |
0 |
T14 |
0 |
73 |
0 |
0 |
T25 |
0 |
45 |
0 |
0 |
T26 |
0 |
1108 |
0 |
0 |