Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
13121 |
0 |
0 |
T2 |
103362 |
109 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
75 |
0 |
0 |
T5 |
26366 |
75 |
0 |
0 |
T6 |
2810 |
4 |
0 |
0 |
T7 |
2270 |
4 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
4 |
0 |
0 |
T12 |
0 |
34 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
121138 |
0 |
0 |
T2 |
103362 |
997 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
708 |
0 |
0 |
T5 |
26366 |
723 |
0 |
0 |
T6 |
2810 |
37 |
0 |
0 |
T7 |
2270 |
37 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
37 |
0 |
0 |
T12 |
0 |
312 |
0 |
0 |
T13 |
0 |
715 |
0 |
0 |
T14 |
0 |
37 |
0 |
0 |
T15 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
6446661 |
0 |
0 |
T1 |
5489 |
565 |
0 |
0 |
T2 |
103362 |
73826 |
0 |
0 |
T3 |
12077 |
11511 |
0 |
0 |
T4 |
26059 |
8763 |
0 |
0 |
T5 |
26366 |
8816 |
0 |
0 |
T6 |
2810 |
1813 |
0 |
0 |
T7 |
2270 |
1264 |
0 |
0 |
T8 |
6169 |
5565 |
0 |
0 |
T9 |
1674 |
1059 |
0 |
0 |
T10 |
1820 |
1184 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
192575 |
0 |
0 |
T2 |
103362 |
1538 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
1114 |
0 |
0 |
T5 |
26366 |
1141 |
0 |
0 |
T6 |
2810 |
50 |
0 |
0 |
T7 |
2270 |
59 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
72 |
0 |
0 |
T12 |
0 |
488 |
0 |
0 |
T13 |
0 |
1105 |
0 |
0 |
T14 |
0 |
50 |
0 |
0 |
T15 |
0 |
36 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
13121 |
0 |
0 |
T2 |
103362 |
109 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
75 |
0 |
0 |
T5 |
26366 |
75 |
0 |
0 |
T6 |
2810 |
4 |
0 |
0 |
T7 |
2270 |
4 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
4 |
0 |
0 |
T12 |
0 |
34 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
121138 |
0 |
0 |
T2 |
103362 |
997 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
708 |
0 |
0 |
T5 |
26366 |
723 |
0 |
0 |
T6 |
2810 |
37 |
0 |
0 |
T7 |
2270 |
37 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
37 |
0 |
0 |
T12 |
0 |
312 |
0 |
0 |
T13 |
0 |
715 |
0 |
0 |
T14 |
0 |
37 |
0 |
0 |
T15 |
0 |
27 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
6446661 |
0 |
0 |
T1 |
5489 |
565 |
0 |
0 |
T2 |
103362 |
73826 |
0 |
0 |
T3 |
12077 |
11511 |
0 |
0 |
T4 |
26059 |
8763 |
0 |
0 |
T5 |
26366 |
8816 |
0 |
0 |
T6 |
2810 |
1813 |
0 |
0 |
T7 |
2270 |
1264 |
0 |
0 |
T8 |
6169 |
5565 |
0 |
0 |
T9 |
1674 |
1059 |
0 |
0 |
T10 |
1820 |
1184 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11442180 |
192575 |
0 |
0 |
T2 |
103362 |
1538 |
0 |
0 |
T3 |
12077 |
0 |
0 |
0 |
T4 |
26059 |
1114 |
0 |
0 |
T5 |
26366 |
1141 |
0 |
0 |
T6 |
2810 |
50 |
0 |
0 |
T7 |
2270 |
59 |
0 |
0 |
T8 |
6169 |
0 |
0 |
0 |
T9 |
1674 |
0 |
0 |
0 |
T10 |
1820 |
0 |
0 |
0 |
T11 |
3758 |
72 |
0 |
0 |
T12 |
0 |
488 |
0 |
0 |
T13 |
0 |
1105 |
0 |
0 |
T14 |
0 |
50 |
0 |
0 |
T15 |
0 |
36 |
0 |
0 |