Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
13133 |
0 |
0 |
T3 |
26423 |
75 |
0 |
0 |
T4 |
3949 |
4 |
0 |
0 |
T5 |
53599 |
75 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
75 |
0 |
0 |
T9 |
28224 |
51 |
0 |
0 |
T10 |
41621 |
75 |
0 |
0 |
T11 |
0 |
70 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
52 |
0 |
0 |
T24 |
0 |
34 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
121019 |
0 |
0 |
T3 |
26423 |
704 |
0 |
0 |
T4 |
3949 |
38 |
0 |
0 |
T5 |
53599 |
710 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
702 |
0 |
0 |
T9 |
28224 |
464 |
0 |
0 |
T10 |
41621 |
700 |
0 |
0 |
T11 |
0 |
642 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
487 |
0 |
0 |
T24 |
0 |
306 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
7274946 |
0 |
0 |
T1 |
1627 |
979 |
0 |
0 |
T2 |
8030 |
7403 |
0 |
0 |
T3 |
26423 |
8724 |
0 |
0 |
T4 |
3949 |
2959 |
0 |
0 |
T5 |
53599 |
36304 |
0 |
0 |
T6 |
3974 |
883 |
0 |
0 |
T7 |
2275 |
872 |
0 |
0 |
T8 |
26047 |
8752 |
0 |
0 |
T9 |
28224 |
15767 |
0 |
0 |
T10 |
41621 |
24444 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
193183 |
0 |
0 |
T3 |
26423 |
1140 |
0 |
0 |
T4 |
3949 |
49 |
0 |
0 |
T5 |
53599 |
1093 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
1063 |
0 |
0 |
T9 |
28224 |
718 |
0 |
0 |
T10 |
41621 |
1086 |
0 |
0 |
T11 |
0 |
1032 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
53 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
711 |
0 |
0 |
T24 |
0 |
509 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
13133 |
0 |
0 |
T3 |
26423 |
75 |
0 |
0 |
T4 |
3949 |
4 |
0 |
0 |
T5 |
53599 |
75 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
75 |
0 |
0 |
T9 |
28224 |
51 |
0 |
0 |
T10 |
41621 |
75 |
0 |
0 |
T11 |
0 |
70 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
52 |
0 |
0 |
T24 |
0 |
34 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
121019 |
0 |
0 |
T3 |
26423 |
704 |
0 |
0 |
T4 |
3949 |
38 |
0 |
0 |
T5 |
53599 |
710 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
702 |
0 |
0 |
T9 |
28224 |
464 |
0 |
0 |
T10 |
41621 |
700 |
0 |
0 |
T11 |
0 |
642 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
487 |
0 |
0 |
T24 |
0 |
306 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
7274946 |
0 |
0 |
T1 |
1627 |
979 |
0 |
0 |
T2 |
8030 |
7403 |
0 |
0 |
T3 |
26423 |
8724 |
0 |
0 |
T4 |
3949 |
2959 |
0 |
0 |
T5 |
53599 |
36304 |
0 |
0 |
T6 |
3974 |
883 |
0 |
0 |
T7 |
2275 |
872 |
0 |
0 |
T8 |
26047 |
8752 |
0 |
0 |
T9 |
28224 |
15767 |
0 |
0 |
T10 |
41621 |
24444 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12167666 |
193183 |
0 |
0 |
T3 |
26423 |
1140 |
0 |
0 |
T4 |
3949 |
49 |
0 |
0 |
T5 |
53599 |
1093 |
0 |
0 |
T6 |
3974 |
0 |
0 |
0 |
T7 |
2275 |
0 |
0 |
0 |
T8 |
26047 |
1063 |
0 |
0 |
T9 |
28224 |
718 |
0 |
0 |
T10 |
41621 |
1086 |
0 |
0 |
T11 |
0 |
1032 |
0 |
0 |
T12 |
1314 |
0 |
0 |
0 |
T13 |
0 |
53 |
0 |
0 |
T14 |
5292 |
0 |
0 |
0 |
T23 |
0 |
711 |
0 |
0 |
T24 |
0 |
509 |
0 |
0 |