Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1314512 |
1282192 |
0 |
0 |
selKnown1 |
187840 |
155520 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1314512 |
1282192 |
0 |
0 |
T1 |
62 |
54 |
0 |
0 |
T2 |
66 |
58 |
0 |
0 |
T3 |
534 |
470 |
0 |
0 |
T4 |
26861 |
26797 |
0 |
0 |
T5 |
559 |
495 |
0 |
0 |
T6 |
534 |
470 |
0 |
0 |
T7 |
127 |
63 |
0 |
0 |
T8 |
350 |
286 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
2654 |
2590 |
0 |
0 |
T11 |
996 |
1100 |
0 |
0 |
T12 |
2666 |
2610 |
0 |
0 |
T13 |
0 |
4981 |
0 |
0 |
T14 |
0 |
8 |
0 |
0 |
T15 |
0 |
41 |
0 |
0 |
T16 |
0 |
15 |
0 |
0 |
T18 |
0 |
414 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187840 |
155520 |
0 |
0 |
T4 |
5184 |
5120 |
0 |
0 |
T5 |
64 |
0 |
0 |
0 |
T6 |
64 |
0 |
0 |
0 |
T7 |
64 |
0 |
0 |
0 |
T8 |
128 |
64 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
768 |
704 |
0 |
0 |
T11 |
64 |
0 |
0 |
0 |
T12 |
512 |
448 |
0 |
0 |
T14 |
0 |
64 |
0 |
0 |
T17 |
64 |
0 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T92 |
0 |
896 |
0 |
0 |
T93 |
0 |
1600 |
0 |
0 |
T94 |
0 |
64 |
0 |
0 |
T95 |
0 |
3840 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22273 |
21768 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22273 |
21768 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
7 |
6 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22343 |
21838 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22343 |
21838 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23278 |
22773 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23278 |
22773 |
0 |
0 |
T1 |
4 |
3 |
0 |
0 |
T2 |
4 |
3 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
499 |
498 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23331 |
22826 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23331 |
22826 |
0 |
0 |
T1 |
4 |
3 |
0 |
0 |
T2 |
6 |
5 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
499 |
498 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
7 |
6 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23363 |
22858 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23363 |
22858 |
0 |
0 |
T1 |
6 |
5 |
0 |
0 |
T2 |
4 |
3 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
492 |
491 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
7 |
6 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23438 |
22933 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23438 |
22933 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
496 |
495 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23481 |
22976 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23481 |
22976 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
497 |
496 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
10 |
9 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22273 |
21768 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22273 |
21768 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
7 |
6 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23557 |
23052 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23557 |
23052 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
498 |
497 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
11 |
10 |
0 |
0 |
T8 |
7 |
6 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23580 |
23075 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23580 |
23075 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
494 |
493 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
7 |
6 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
23604 |
23099 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23604 |
23099 |
0 |
0 |
T1 |
12 |
11 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
496 |
495 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
13 |
12 |
0 |
0 |
T8 |
7 |
6 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22393 |
21888 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22393 |
21888 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
460 |
459 |
0 |
0 |
T5 |
10 |
9 |
0 |
0 |
T6 |
9 |
8 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
46 |
45 |
0 |
0 |
T11 |
21 |
20 |
0 |
0 |
T12 |
54 |
53 |
0 |
0 |
T13 |
0 |
101 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6641 |
6136 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6641 |
6136 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
70 |
69 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
4 |
3 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T15 |
0 |
17 |
0 |
0 |
T16 |
0 |
15 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
9026 |
8521 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9026 |
8521 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
17 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T10 |
1 | 1 | Covered | T4,T8,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8576 |
8071 |
0 |
0 |
selKnown1 |
2935 |
2430 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8576 |
8071 |
0 |
0 |
T3 |
8 |
7 |
0 |
0 |
T4 |
150 |
149 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
8 |
7 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
0 |
26 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T18 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2935 |
2430 |
0 |
0 |
T4 |
81 |
80 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T92 |
0 |
14 |
0 |
0 |
T93 |
0 |
25 |
0 |
0 |
T94 |
0 |
1 |
0 |
0 |
T95 |
0 |
60 |
0 |
0 |