Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
12213 |
0 |
0 |
T1 |
2451 |
4 |
0 |
0 |
T2 |
4034 |
4 |
0 |
0 |
T3 |
1409 |
1 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
28 |
0 |
0 |
T6 |
2270 |
4 |
0 |
0 |
T7 |
41911 |
75 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
4 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
33 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
112696 |
0 |
0 |
T1 |
2451 |
38 |
0 |
0 |
T2 |
4034 |
37 |
0 |
0 |
T3 |
1409 |
9 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
253 |
0 |
0 |
T6 |
2270 |
38 |
0 |
0 |
T7 |
41911 |
704 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
38 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T20 |
0 |
36 |
0 |
0 |
T21 |
0 |
297 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
6284946 |
0 |
0 |
T1 |
2451 |
1449 |
0 |
0 |
T2 |
4034 |
3097 |
0 |
0 |
T3 |
1409 |
792 |
0 |
0 |
T4 |
3700 |
3097 |
0 |
0 |
T5 |
32801 |
25284 |
0 |
0 |
T6 |
2270 |
1345 |
0 |
0 |
T7 |
41911 |
24697 |
0 |
0 |
T8 |
4761 |
758 |
0 |
0 |
T9 |
4687 |
3681 |
0 |
0 |
T10 |
3009 |
677 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
179940 |
0 |
0 |
T1 |
2451 |
70 |
0 |
0 |
T2 |
4034 |
65 |
0 |
0 |
T3 |
1409 |
16 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
418 |
0 |
0 |
T6 |
2270 |
54 |
0 |
0 |
T7 |
41911 |
1099 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
61 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
59 |
0 |
0 |
T20 |
0 |
58 |
0 |
0 |
T21 |
0 |
486 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
12213 |
0 |
0 |
T1 |
2451 |
4 |
0 |
0 |
T2 |
4034 |
4 |
0 |
0 |
T3 |
1409 |
1 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
28 |
0 |
0 |
T6 |
2270 |
4 |
0 |
0 |
T7 |
41911 |
75 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
4 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
33 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
112696 |
0 |
0 |
T1 |
2451 |
38 |
0 |
0 |
T2 |
4034 |
37 |
0 |
0 |
T3 |
1409 |
9 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
253 |
0 |
0 |
T6 |
2270 |
38 |
0 |
0 |
T7 |
41911 |
704 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
38 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T20 |
0 |
36 |
0 |
0 |
T21 |
0 |
297 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
6284946 |
0 |
0 |
T1 |
2451 |
1449 |
0 |
0 |
T2 |
4034 |
3097 |
0 |
0 |
T3 |
1409 |
792 |
0 |
0 |
T4 |
3700 |
3097 |
0 |
0 |
T5 |
32801 |
25284 |
0 |
0 |
T6 |
2270 |
1345 |
0 |
0 |
T7 |
41911 |
24697 |
0 |
0 |
T8 |
4761 |
758 |
0 |
0 |
T9 |
4687 |
3681 |
0 |
0 |
T10 |
3009 |
677 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
10609099 |
179940 |
0 |
0 |
T1 |
2451 |
70 |
0 |
0 |
T2 |
4034 |
65 |
0 |
0 |
T3 |
1409 |
16 |
0 |
0 |
T4 |
3700 |
0 |
0 |
0 |
T5 |
32801 |
418 |
0 |
0 |
T6 |
2270 |
54 |
0 |
0 |
T7 |
41911 |
1099 |
0 |
0 |
T8 |
4761 |
0 |
0 |
0 |
T9 |
4687 |
61 |
0 |
0 |
T10 |
3009 |
0 |
0 |
0 |
T11 |
0 |
59 |
0 |
0 |
T20 |
0 |
58 |
0 |
0 |
T21 |
0 |
486 |
0 |
0 |