Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1188382 |
1156062 |
0 |
0 |
|
selKnown1 |
160192 |
127872 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1188382 |
1156062 |
0 |
0 |
| T1 |
346 |
283 |
0 |
0 |
| T2 |
346 |
283 |
0 |
0 |
| T3 |
118 |
55 |
0 |
0 |
| T4 |
150 |
87 |
0 |
0 |
| T5 |
2618 |
2554 |
0 |
0 |
| T6 |
347 |
283 |
0 |
0 |
| T7 |
5853 |
5789 |
0 |
0 |
| T8 |
159 |
95 |
0 |
0 |
| T9 |
350 |
286 |
0 |
0 |
| T10 |
138 |
74 |
0 |
0 |
| T11 |
1 |
243 |
0 |
0 |
| T12 |
0 |
19 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
11 |
170 |
0 |
0 |
| T22 |
76 |
75 |
0 |
0 |
| T25 |
0 |
26 |
0 |
0 |
| T62 |
0 |
7 |
0 |
0 |
| T75 |
0 |
8 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
160192 |
127872 |
0 |
0 |
| T1 |
128 |
64 |
0 |
0 |
| T2 |
128 |
64 |
0 |
0 |
| T3 |
64 |
0 |
0 |
0 |
| T4 |
64 |
0 |
0 |
0 |
| T5 |
704 |
640 |
0 |
0 |
| T6 |
128 |
64 |
0 |
0 |
| T7 |
64 |
0 |
0 |
0 |
| T8 |
64 |
0 |
0 |
0 |
| T9 |
128 |
64 |
0 |
0 |
| T10 |
64 |
0 |
0 |
0 |
| T11 |
0 |
64 |
0 |
0 |
| T21 |
0 |
640 |
0 |
0 |
| T22 |
0 |
4224 |
0 |
0 |
| T36 |
0 |
640 |
0 |
0 |
| T75 |
0 |
576 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20093 |
19588 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20093 |
19588 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20161 |
19656 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20161 |
19656 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21017 |
20512 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21017 |
20512 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
7 |
6 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21043 |
20538 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21043 |
20538 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
10 |
9 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
7 |
6 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21110 |
20605 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21110 |
20605 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
10 |
9 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21150 |
20645 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21150 |
20645 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
13 |
12 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
7 |
6 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21159 |
20654 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21159 |
20654 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
7 |
6 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20093 |
19588 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20093 |
19588 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21267 |
20762 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21267 |
20762 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
13 |
12 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21297 |
20792 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21297 |
20792 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
13 |
12 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
21345 |
20840 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21345 |
20840 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
17 |
16 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
20211 |
19706 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20211 |
19706 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
45 |
44 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
102 |
101 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
6 |
5 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
6381 |
5876 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6381 |
5876 |
0 |
0 |
| T5 |
7 |
6 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
18 |
17 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
7 |
6 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
0 |
19 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
11 |
10 |
0 |
0 |
| T22 |
76 |
75 |
0 |
0 |
| T25 |
0 |
26 |
0 |
0 |
| T62 |
0 |
7 |
0 |
0 |
| T75 |
0 |
8 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
8346 |
7841 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8346 |
7841 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
17 |
16 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
7 |
6 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 9 | 100.00 |
| Logical | 9 | 9 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T5,T6 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
7948 |
7443 |
0 |
0 |
|
selKnown1 |
2503 |
1998 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7948 |
7443 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
17 |
16 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
27 |
26 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
2 |
1 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
20 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2503 |
1998 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
2 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
66 |
0 |
0 |
| T36 |
0 |
10 |
0 |
0 |
| T75 |
0 |
9 |
0 |
0 |