Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
13945 |
0 |
0 |
T1 |
53312 |
75 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
126 |
0 |
0 |
T4 |
4357 |
4 |
0 |
0 |
T5 |
3249 |
4 |
0 |
0 |
T6 |
52900 |
95 |
0 |
0 |
T7 |
26396 |
75 |
0 |
0 |
T8 |
4612 |
4 |
0 |
0 |
T9 |
4253 |
4 |
0 |
0 |
T10 |
57392 |
95 |
0 |
0 |
T20 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
128512 |
0 |
0 |
T1 |
53312 |
701 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
1147 |
0 |
0 |
T4 |
4357 |
37 |
0 |
0 |
T5 |
3249 |
37 |
0 |
0 |
T6 |
52900 |
875 |
0 |
0 |
T7 |
26396 |
700 |
0 |
0 |
T8 |
4612 |
38 |
0 |
0 |
T9 |
4253 |
37 |
0 |
0 |
T10 |
57392 |
874 |
0 |
0 |
T20 |
0 |
336 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
7554583 |
0 |
0 |
T1 |
53312 |
35889 |
0 |
0 |
T2 |
5846 |
848 |
0 |
0 |
T3 |
152501 |
118364 |
0 |
0 |
T4 |
4357 |
3348 |
0 |
0 |
T5 |
3249 |
2318 |
0 |
0 |
T6 |
52900 |
29303 |
0 |
0 |
T7 |
26396 |
8758 |
0 |
0 |
T8 |
4612 |
3683 |
0 |
0 |
T9 |
4253 |
3242 |
0 |
0 |
T10 |
57392 |
34350 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
205322 |
0 |
0 |
T1 |
53312 |
1112 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
1852 |
0 |
0 |
T4 |
4357 |
58 |
0 |
0 |
T5 |
3249 |
51 |
0 |
0 |
T6 |
52900 |
1339 |
0 |
0 |
T7 |
26396 |
1105 |
0 |
0 |
T8 |
4612 |
64 |
0 |
0 |
T9 |
4253 |
61 |
0 |
0 |
T10 |
57392 |
1390 |
0 |
0 |
T20 |
0 |
515 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
13945 |
0 |
0 |
T1 |
53312 |
75 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
126 |
0 |
0 |
T4 |
4357 |
4 |
0 |
0 |
T5 |
3249 |
4 |
0 |
0 |
T6 |
52900 |
95 |
0 |
0 |
T7 |
26396 |
75 |
0 |
0 |
T8 |
4612 |
4 |
0 |
0 |
T9 |
4253 |
4 |
0 |
0 |
T10 |
57392 |
95 |
0 |
0 |
T20 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
128512 |
0 |
0 |
T1 |
53312 |
701 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
1147 |
0 |
0 |
T4 |
4357 |
37 |
0 |
0 |
T5 |
3249 |
37 |
0 |
0 |
T6 |
52900 |
875 |
0 |
0 |
T7 |
26396 |
700 |
0 |
0 |
T8 |
4612 |
38 |
0 |
0 |
T9 |
4253 |
37 |
0 |
0 |
T10 |
57392 |
874 |
0 |
0 |
T20 |
0 |
336 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
7554583 |
0 |
0 |
T1 |
53312 |
35889 |
0 |
0 |
T2 |
5846 |
848 |
0 |
0 |
T3 |
152501 |
118364 |
0 |
0 |
T4 |
4357 |
3348 |
0 |
0 |
T5 |
3249 |
2318 |
0 |
0 |
T6 |
52900 |
29303 |
0 |
0 |
T7 |
26396 |
8758 |
0 |
0 |
T8 |
4612 |
3683 |
0 |
0 |
T9 |
4253 |
3242 |
0 |
0 |
T10 |
57392 |
34350 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12569536 |
205322 |
0 |
0 |
T1 |
53312 |
1112 |
0 |
0 |
T2 |
5846 |
0 |
0 |
0 |
T3 |
152501 |
1852 |
0 |
0 |
T4 |
4357 |
58 |
0 |
0 |
T5 |
3249 |
51 |
0 |
0 |
T6 |
52900 |
1339 |
0 |
0 |
T7 |
26396 |
1105 |
0 |
0 |
T8 |
4612 |
64 |
0 |
0 |
T9 |
4253 |
61 |
0 |
0 |
T10 |
57392 |
1390 |
0 |
0 |
T20 |
0 |
515 |
0 |
0 |