Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
13504 |
0 |
0 |
T1 |
53343 |
75 |
0 |
0 |
T2 |
2705 |
4 |
0 |
0 |
T3 |
88157 |
102 |
0 |
0 |
T4 |
2778 |
20 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
75 |
0 |
0 |
T9 |
20334 |
33 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
44 |
0 |
0 |
T14 |
0 |
8 |
0 |
0 |
T25 |
0 |
123 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
124445 |
0 |
0 |
T1 |
53343 |
714 |
0 |
0 |
T2 |
2705 |
38 |
0 |
0 |
T3 |
88157 |
920 |
0 |
0 |
T4 |
2778 |
180 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
717 |
0 |
0 |
T9 |
20334 |
303 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
722 |
0 |
0 |
T13 |
0 |
401 |
0 |
0 |
T14 |
0 |
72 |
0 |
0 |
T25 |
0 |
1112 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
6928005 |
0 |
0 |
T1 |
53343 |
35945 |
0 |
0 |
T2 |
2705 |
1704 |
0 |
0 |
T3 |
88157 |
62803 |
0 |
0 |
T4 |
2778 |
1882 |
0 |
0 |
T5 |
4568 |
667 |
0 |
0 |
T6 |
7083 |
6436 |
0 |
0 |
T7 |
5457 |
573 |
0 |
0 |
T8 |
42198 |
24874 |
0 |
0 |
T9 |
20334 |
8435 |
0 |
0 |
T10 |
5503 |
582 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
198602 |
0 |
0 |
T1 |
53343 |
1110 |
0 |
0 |
T2 |
2705 |
55 |
0 |
0 |
T3 |
88157 |
1450 |
0 |
0 |
T4 |
2778 |
294 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
1141 |
0 |
0 |
T9 |
20334 |
510 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
1137 |
0 |
0 |
T13 |
0 |
652 |
0 |
0 |
T14 |
0 |
127 |
0 |
0 |
T25 |
0 |
1746 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
13504 |
0 |
0 |
T1 |
53343 |
75 |
0 |
0 |
T2 |
2705 |
4 |
0 |
0 |
T3 |
88157 |
102 |
0 |
0 |
T4 |
2778 |
20 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
75 |
0 |
0 |
T9 |
20334 |
33 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
44 |
0 |
0 |
T14 |
0 |
8 |
0 |
0 |
T25 |
0 |
123 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
124445 |
0 |
0 |
T1 |
53343 |
714 |
0 |
0 |
T2 |
2705 |
38 |
0 |
0 |
T3 |
88157 |
920 |
0 |
0 |
T4 |
2778 |
180 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
717 |
0 |
0 |
T9 |
20334 |
303 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
722 |
0 |
0 |
T13 |
0 |
401 |
0 |
0 |
T14 |
0 |
72 |
0 |
0 |
T25 |
0 |
1112 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
6928005 |
0 |
0 |
T1 |
53343 |
35945 |
0 |
0 |
T2 |
2705 |
1704 |
0 |
0 |
T3 |
88157 |
62803 |
0 |
0 |
T4 |
2778 |
1882 |
0 |
0 |
T5 |
4568 |
667 |
0 |
0 |
T6 |
7083 |
6436 |
0 |
0 |
T7 |
5457 |
573 |
0 |
0 |
T8 |
42198 |
24874 |
0 |
0 |
T9 |
20334 |
8435 |
0 |
0 |
T10 |
5503 |
582 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11624004 |
198602 |
0 |
0 |
T1 |
53343 |
1110 |
0 |
0 |
T2 |
2705 |
55 |
0 |
0 |
T3 |
88157 |
1450 |
0 |
0 |
T4 |
2778 |
294 |
0 |
0 |
T5 |
4568 |
0 |
0 |
0 |
T6 |
7083 |
0 |
0 |
0 |
T7 |
5457 |
0 |
0 |
0 |
T8 |
42198 |
1141 |
0 |
0 |
T9 |
20334 |
510 |
0 |
0 |
T10 |
5503 |
0 |
0 |
0 |
T12 |
0 |
1137 |
0 |
0 |
T13 |
0 |
652 |
0 |
0 |
T14 |
0 |
127 |
0 |
0 |
T25 |
0 |
1746 |
0 |
0 |