Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
13513 |
0 |
0 |
T2 |
56267 |
77 |
0 |
0 |
T3 |
38772 |
74 |
0 |
0 |
T4 |
17220 |
33 |
0 |
0 |
T5 |
2771 |
4 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
108 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
75 |
0 |
0 |
T11 |
3318 |
4 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
15 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
124445 |
0 |
0 |
T2 |
56267 |
711 |
0 |
0 |
T3 |
38772 |
675 |
0 |
0 |
T4 |
17220 |
298 |
0 |
0 |
T5 |
2771 |
37 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
982 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
714 |
0 |
0 |
T11 |
3318 |
37 |
0 |
0 |
T12 |
0 |
701 |
0 |
0 |
T13 |
0 |
349 |
0 |
0 |
T14 |
0 |
135 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
7107584 |
0 |
0 |
T1 |
5073 |
572 |
0 |
0 |
T2 |
56267 |
40811 |
0 |
0 |
T3 |
38772 |
18207 |
0 |
0 |
T4 |
17220 |
7992 |
0 |
0 |
T5 |
2771 |
1793 |
0 |
0 |
T6 |
5108 |
581 |
0 |
0 |
T7 |
5676 |
571 |
0 |
0 |
T8 |
88665 |
67280 |
0 |
0 |
T9 |
10336 |
9715 |
0 |
0 |
T10 |
42092 |
24572 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
198919 |
0 |
0 |
T2 |
56267 |
1142 |
0 |
0 |
T3 |
38772 |
1063 |
0 |
0 |
T4 |
17220 |
498 |
0 |
0 |
T5 |
2771 |
51 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
1563 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
1174 |
0 |
0 |
T11 |
3318 |
63 |
0 |
0 |
T12 |
0 |
1105 |
0 |
0 |
T13 |
0 |
599 |
0 |
0 |
T14 |
0 |
214 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
13513 |
0 |
0 |
T2 |
56267 |
77 |
0 |
0 |
T3 |
38772 |
74 |
0 |
0 |
T4 |
17220 |
33 |
0 |
0 |
T5 |
2771 |
4 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
108 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
75 |
0 |
0 |
T11 |
3318 |
4 |
0 |
0 |
T12 |
0 |
75 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
15 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
124445 |
0 |
0 |
T2 |
56267 |
711 |
0 |
0 |
T3 |
38772 |
675 |
0 |
0 |
T4 |
17220 |
298 |
0 |
0 |
T5 |
2771 |
37 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
982 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
714 |
0 |
0 |
T11 |
3318 |
37 |
0 |
0 |
T12 |
0 |
701 |
0 |
0 |
T13 |
0 |
349 |
0 |
0 |
T14 |
0 |
135 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
7107584 |
0 |
0 |
T1 |
5073 |
572 |
0 |
0 |
T2 |
56267 |
40811 |
0 |
0 |
T3 |
38772 |
18207 |
0 |
0 |
T4 |
17220 |
7992 |
0 |
0 |
T5 |
2771 |
1793 |
0 |
0 |
T6 |
5108 |
581 |
0 |
0 |
T7 |
5676 |
571 |
0 |
0 |
T8 |
88665 |
67280 |
0 |
0 |
T9 |
10336 |
9715 |
0 |
0 |
T10 |
42092 |
24572 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11982268 |
198919 |
0 |
0 |
T2 |
56267 |
1142 |
0 |
0 |
T3 |
38772 |
1063 |
0 |
0 |
T4 |
17220 |
498 |
0 |
0 |
T5 |
2771 |
51 |
0 |
0 |
T6 |
5108 |
0 |
0 |
0 |
T7 |
5676 |
0 |
0 |
0 |
T8 |
88665 |
1563 |
0 |
0 |
T9 |
10336 |
0 |
0 |
0 |
T10 |
42092 |
1174 |
0 |
0 |
T11 |
3318 |
63 |
0 |
0 |
T12 |
0 |
1105 |
0 |
0 |
T13 |
0 |
599 |
0 |
0 |
T14 |
0 |
214 |
0 |
0 |