Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
13986 |
0 |
0 |
| T1 |
35115 |
34 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
75 |
0 |
0 |
| T4 |
351194 |
381 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
14 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
4 |
0 |
0 |
| T9 |
156227 |
185 |
0 |
0 |
| T10 |
3850 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T22 |
0 |
37 |
0 |
0 |
| T23 |
0 |
6 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
128768 |
0 |
0 |
| T1 |
35115 |
310 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
704 |
0 |
0 |
| T4 |
351194 |
3475 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
126 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
38 |
0 |
0 |
| T9 |
156227 |
1681 |
0 |
0 |
| T10 |
3850 |
38 |
0 |
0 |
| T13 |
0 |
37 |
0 |
0 |
| T22 |
0 |
334 |
0 |
0 |
| T23 |
0 |
54 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
7665645 |
0 |
0 |
| T1 |
35115 |
23958 |
0 |
0 |
| T2 |
383464 |
39158 |
0 |
0 |
| T3 |
26194 |
8753 |
0 |
0 |
| T4 |
351194 |
249041 |
0 |
0 |
| T5 |
3828 |
678 |
0 |
0 |
| T6 |
4259 |
3489 |
0 |
0 |
| T7 |
6087 |
5492 |
0 |
0 |
| T8 |
2174 |
1214 |
0 |
0 |
| T9 |
156227 |
114353 |
0 |
0 |
| T10 |
3850 |
2873 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
205979 |
0 |
0 |
| T1 |
35115 |
493 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
1136 |
0 |
0 |
| T4 |
351194 |
5610 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
197 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
61 |
0 |
0 |
| T9 |
156227 |
2633 |
0 |
0 |
| T10 |
3850 |
65 |
0 |
0 |
| T13 |
0 |
46 |
0 |
0 |
| T22 |
0 |
568 |
0 |
0 |
| T23 |
0 |
100 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
13986 |
0 |
0 |
| T1 |
35115 |
34 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
75 |
0 |
0 |
| T4 |
351194 |
381 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
14 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
4 |
0 |
0 |
| T9 |
156227 |
185 |
0 |
0 |
| T10 |
3850 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T22 |
0 |
37 |
0 |
0 |
| T23 |
0 |
6 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
128768 |
0 |
0 |
| T1 |
35115 |
310 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
704 |
0 |
0 |
| T4 |
351194 |
3475 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
126 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
38 |
0 |
0 |
| T9 |
156227 |
1681 |
0 |
0 |
| T10 |
3850 |
38 |
0 |
0 |
| T13 |
0 |
37 |
0 |
0 |
| T22 |
0 |
334 |
0 |
0 |
| T23 |
0 |
54 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
7665645 |
0 |
0 |
| T1 |
35115 |
23958 |
0 |
0 |
| T2 |
383464 |
39158 |
0 |
0 |
| T3 |
26194 |
8753 |
0 |
0 |
| T4 |
351194 |
249041 |
0 |
0 |
| T5 |
3828 |
678 |
0 |
0 |
| T6 |
4259 |
3489 |
0 |
0 |
| T7 |
6087 |
5492 |
0 |
0 |
| T8 |
2174 |
1214 |
0 |
0 |
| T9 |
156227 |
114353 |
0 |
0 |
| T10 |
3850 |
2873 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
12705255 |
205979 |
0 |
0 |
| T1 |
35115 |
493 |
0 |
0 |
| T2 |
383464 |
0 |
0 |
0 |
| T3 |
26194 |
1136 |
0 |
0 |
| T4 |
351194 |
5610 |
0 |
0 |
| T5 |
3828 |
0 |
0 |
0 |
| T6 |
4259 |
197 |
0 |
0 |
| T7 |
6087 |
0 |
0 |
0 |
| T8 |
2174 |
61 |
0 |
0 |
| T9 |
156227 |
2633 |
0 |
0 |
| T10 |
3850 |
65 |
0 |
0 |
| T13 |
0 |
46 |
0 |
0 |
| T22 |
0 |
568 |
0 |
0 |
| T23 |
0 |
100 |
0 |
0 |