Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
12712 |
0 |
0 |
| T1 |
2467 |
4 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
4 |
0 |
0 |
| T7 |
4394 |
4 |
0 |
0 |
| T8 |
2111 |
4 |
0 |
0 |
| T9 |
49150 |
97 |
0 |
0 |
| T10 |
26381 |
75 |
0 |
0 |
| T11 |
0 |
16 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
30 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
117117 |
0 |
0 |
| T1 |
2467 |
37 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
37 |
0 |
0 |
| T7 |
4394 |
37 |
0 |
0 |
| T8 |
2111 |
37 |
0 |
0 |
| T9 |
49150 |
876 |
0 |
0 |
| T10 |
26381 |
707 |
0 |
0 |
| T11 |
0 |
144 |
0 |
0 |
| T20 |
0 |
37 |
0 |
0 |
| T21 |
0 |
271 |
0 |
0 |
| T22 |
0 |
90 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
6228108 |
0 |
0 |
| T1 |
2467 |
1499 |
0 |
0 |
| T2 |
11863 |
11246 |
0 |
0 |
| T3 |
5284 |
568 |
0 |
0 |
| T4 |
3854 |
761 |
0 |
0 |
| T5 |
4574 |
950 |
0 |
0 |
| T6 |
3954 |
2967 |
0 |
0 |
| T7 |
4394 |
3378 |
0 |
0 |
| T8 |
2111 |
1136 |
0 |
0 |
| T9 |
49150 |
24799 |
0 |
0 |
| T10 |
26381 |
8771 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
187506 |
0 |
0 |
| T1 |
2467 |
66 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
61 |
0 |
0 |
| T7 |
4394 |
62 |
0 |
0 |
| T8 |
2111 |
72 |
0 |
0 |
| T9 |
49150 |
1475 |
0 |
0 |
| T10 |
26381 |
1050 |
0 |
0 |
| T11 |
0 |
243 |
0 |
0 |
| T20 |
0 |
48 |
0 |
0 |
| T21 |
0 |
476 |
0 |
0 |
| T22 |
0 |
157 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
12712 |
0 |
0 |
| T1 |
2467 |
4 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
4 |
0 |
0 |
| T7 |
4394 |
4 |
0 |
0 |
| T8 |
2111 |
4 |
0 |
0 |
| T9 |
49150 |
97 |
0 |
0 |
| T10 |
26381 |
75 |
0 |
0 |
| T11 |
0 |
16 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
30 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
117117 |
0 |
0 |
| T1 |
2467 |
37 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
37 |
0 |
0 |
| T7 |
4394 |
37 |
0 |
0 |
| T8 |
2111 |
37 |
0 |
0 |
| T9 |
49150 |
876 |
0 |
0 |
| T10 |
26381 |
707 |
0 |
0 |
| T11 |
0 |
144 |
0 |
0 |
| T20 |
0 |
37 |
0 |
0 |
| T21 |
0 |
271 |
0 |
0 |
| T22 |
0 |
90 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
6228108 |
0 |
0 |
| T1 |
2467 |
1499 |
0 |
0 |
| T2 |
11863 |
11246 |
0 |
0 |
| T3 |
5284 |
568 |
0 |
0 |
| T4 |
3854 |
761 |
0 |
0 |
| T5 |
4574 |
950 |
0 |
0 |
| T6 |
3954 |
2967 |
0 |
0 |
| T7 |
4394 |
3378 |
0 |
0 |
| T8 |
2111 |
1136 |
0 |
0 |
| T9 |
49150 |
24799 |
0 |
0 |
| T10 |
26381 |
8771 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10459907 |
187506 |
0 |
0 |
| T1 |
2467 |
66 |
0 |
0 |
| T2 |
11863 |
0 |
0 |
0 |
| T3 |
5284 |
0 |
0 |
0 |
| T4 |
3854 |
0 |
0 |
0 |
| T5 |
4574 |
0 |
0 |
0 |
| T6 |
3954 |
61 |
0 |
0 |
| T7 |
4394 |
62 |
0 |
0 |
| T8 |
2111 |
72 |
0 |
0 |
| T9 |
49150 |
1475 |
0 |
0 |
| T10 |
26381 |
1050 |
0 |
0 |
| T11 |
0 |
243 |
0 |
0 |
| T20 |
0 |
48 |
0 |
0 |
| T21 |
0 |
476 |
0 |
0 |
| T22 |
0 |
157 |
0 |
0 |