Line Coverage for Module : 
pwrmgr_rstmgr_sva_if
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| ALWAYS | 33 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 33 | 
1 | 
1 | 
Cond Coverage for Module : 
pwrmgr_rstmgr_sva_if
 | Total | Covered | Percent | 
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
12871 | 
0 | 
0 | 
| T3 | 
53199 | 
75 | 
0 | 
0 | 
| T4 | 
42192 | 
75 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
4 | 
0 | 
0 | 
| T7 | 
264724 | 
259 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
4 | 
0 | 
0 | 
| T10 | 
42163 | 
75 | 
0 | 
0 | 
| T11 | 
2455 | 
4 | 
0 | 
0 | 
| T12 | 
26196 | 
35 | 
0 | 
0 | 
| T13 | 
0 | 
12 | 
0 | 
0 | 
| T14 | 
0 | 
4 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
118910 | 
0 | 
0 | 
| T3 | 
53199 | 
725 | 
0 | 
0 | 
| T4 | 
42192 | 
710 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
37 | 
0 | 
0 | 
| T7 | 
264724 | 
2397 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
37 | 
0 | 
0 | 
| T10 | 
42163 | 
721 | 
0 | 
0 | 
| T11 | 
2455 | 
38 | 
0 | 
0 | 
| T12 | 
26196 | 
319 | 
0 | 
0 | 
| T13 | 
0 | 
108 | 
0 | 
0 | 
| T14 | 
0 | 
38 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
6158820 | 
0 | 
0 | 
| T1 | 
5092 | 
567 | 
0 | 
0 | 
| T2 | 
5076 | 
568 | 
0 | 
0 | 
| T3 | 
53199 | 
35769 | 
0 | 
0 | 
| T4 | 
42192 | 
24606 | 
0 | 
0 | 
| T5 | 
3461 | 
2886 | 
0 | 
0 | 
| T6 | 
3367 | 
2398 | 
0 | 
0 | 
| T7 | 
264724 | 
210108 | 
0 | 
0 | 
| T8 | 
5099 | 
592 | 
0 | 
0 | 
| T9 | 
5826 | 
4882 | 
0 | 
0 | 
| T10 | 
42163 | 
24847 | 
0 | 
0 | 
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
189234 | 
0 | 
0 | 
| T3 | 
53199 | 
1154 | 
0 | 
0 | 
| T4 | 
42192 | 
1174 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
68 | 
0 | 
0 | 
| T7 | 
264724 | 
3845 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
65 | 
0 | 
0 | 
| T10 | 
42163 | 
1071 | 
0 | 
0 | 
| T11 | 
2455 | 
69 | 
0 | 
0 | 
| T12 | 
26196 | 
571 | 
0 | 
0 | 
| T13 | 
0 | 
174 | 
0 | 
0 | 
| T14 | 
0 | 
52 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
12871 | 
0 | 
0 | 
| T3 | 
53199 | 
75 | 
0 | 
0 | 
| T4 | 
42192 | 
75 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
4 | 
0 | 
0 | 
| T7 | 
264724 | 
259 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
4 | 
0 | 
0 | 
| T10 | 
42163 | 
75 | 
0 | 
0 | 
| T11 | 
2455 | 
4 | 
0 | 
0 | 
| T12 | 
26196 | 
35 | 
0 | 
0 | 
| T13 | 
0 | 
12 | 
0 | 
0 | 
| T14 | 
0 | 
4 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
118910 | 
0 | 
0 | 
| T3 | 
53199 | 
725 | 
0 | 
0 | 
| T4 | 
42192 | 
710 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
37 | 
0 | 
0 | 
| T7 | 
264724 | 
2397 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
37 | 
0 | 
0 | 
| T10 | 
42163 | 
721 | 
0 | 
0 | 
| T11 | 
2455 | 
38 | 
0 | 
0 | 
| T12 | 
26196 | 
319 | 
0 | 
0 | 
| T13 | 
0 | 
108 | 
0 | 
0 | 
| T14 | 
0 | 
38 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
6158820 | 
0 | 
0 | 
| T1 | 
5092 | 
567 | 
0 | 
0 | 
| T2 | 
5076 | 
568 | 
0 | 
0 | 
| T3 | 
53199 | 
35769 | 
0 | 
0 | 
| T4 | 
42192 | 
24606 | 
0 | 
0 | 
| T5 | 
3461 | 
2886 | 
0 | 
0 | 
| T6 | 
3367 | 
2398 | 
0 | 
0 | 
| T7 | 
264724 | 
210108 | 
0 | 
0 | 
| T8 | 
5099 | 
592 | 
0 | 
0 | 
| T9 | 
5826 | 
4882 | 
0 | 
0 | 
| T10 | 
42163 | 
24847 | 
0 | 
0 | 
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10971852 | 
189234 | 
0 | 
0 | 
| T3 | 
53199 | 
1154 | 
0 | 
0 | 
| T4 | 
42192 | 
1174 | 
0 | 
0 | 
| T5 | 
3461 | 
0 | 
0 | 
0 | 
| T6 | 
3367 | 
68 | 
0 | 
0 | 
| T7 | 
264724 | 
3845 | 
0 | 
0 | 
| T8 | 
5099 | 
0 | 
0 | 
0 | 
| T9 | 
5826 | 
65 | 
0 | 
0 | 
| T10 | 
42163 | 
1071 | 
0 | 
0 | 
| T11 | 
2455 | 
69 | 
0 | 
0 | 
| T12 | 
26196 | 
571 | 
0 | 
0 | 
| T13 | 
0 | 
174 | 
0 | 
0 | 
| T14 | 
0 | 
52 | 
0 | 
0 |