Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
12926 |
0 |
0 |
T1 |
26189 |
75 |
0 |
0 |
T2 |
1775 |
8 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
4 |
0 |
0 |
T8 |
34773 |
46 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
178 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T23 |
0 |
106 |
0 |
0 |
T24 |
0 |
85 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
119087 |
0 |
0 |
T1 |
26189 |
701 |
0 |
0 |
T2 |
1775 |
72 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
37 |
0 |
0 |
T8 |
34773 |
414 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
1624 |
0 |
0 |
T11 |
0 |
108 |
0 |
0 |
T13 |
0 |
18 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T23 |
0 |
971 |
0 |
0 |
T24 |
0 |
784 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
6164161 |
0 |
0 |
T1 |
26189 |
8780 |
0 |
0 |
T2 |
1775 |
1065 |
0 |
0 |
T3 |
209039 |
36508 |
0 |
0 |
T4 |
6541 |
5944 |
0 |
0 |
T5 |
5036 |
704 |
0 |
0 |
T6 |
1828 |
1261 |
0 |
0 |
T7 |
3265 |
2259 |
0 |
0 |
T8 |
34773 |
25741 |
0 |
0 |
T9 |
1760 |
1184 |
0 |
0 |
T10 |
82675 |
47037 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
190173 |
0 |
0 |
T1 |
26189 |
1120 |
0 |
0 |
T2 |
1775 |
120 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
61 |
0 |
0 |
T8 |
34773 |
670 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
2578 |
0 |
0 |
T11 |
0 |
188 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
56 |
0 |
0 |
T23 |
0 |
1524 |
0 |
0 |
T24 |
0 |
1260 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
12926 |
0 |
0 |
T1 |
26189 |
75 |
0 |
0 |
T2 |
1775 |
8 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
4 |
0 |
0 |
T8 |
34773 |
46 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
178 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T23 |
0 |
106 |
0 |
0 |
T24 |
0 |
85 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
119087 |
0 |
0 |
T1 |
26189 |
701 |
0 |
0 |
T2 |
1775 |
72 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
37 |
0 |
0 |
T8 |
34773 |
414 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
1624 |
0 |
0 |
T11 |
0 |
108 |
0 |
0 |
T13 |
0 |
18 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T23 |
0 |
971 |
0 |
0 |
T24 |
0 |
784 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
6164161 |
0 |
0 |
T1 |
26189 |
8780 |
0 |
0 |
T2 |
1775 |
1065 |
0 |
0 |
T3 |
209039 |
36508 |
0 |
0 |
T4 |
6541 |
5944 |
0 |
0 |
T5 |
5036 |
704 |
0 |
0 |
T6 |
1828 |
1261 |
0 |
0 |
T7 |
3265 |
2259 |
0 |
0 |
T8 |
34773 |
25741 |
0 |
0 |
T9 |
1760 |
1184 |
0 |
0 |
T10 |
82675 |
47037 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11041913 |
190173 |
0 |
0 |
T1 |
26189 |
1120 |
0 |
0 |
T2 |
1775 |
120 |
0 |
0 |
T3 |
209039 |
0 |
0 |
0 |
T4 |
6541 |
0 |
0 |
0 |
T5 |
5036 |
0 |
0 |
0 |
T6 |
1828 |
0 |
0 |
0 |
T7 |
3265 |
61 |
0 |
0 |
T8 |
34773 |
670 |
0 |
0 |
T9 |
1760 |
0 |
0 |
0 |
T10 |
82675 |
2578 |
0 |
0 |
T11 |
0 |
188 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
56 |
0 |
0 |
T23 |
0 |
1524 |
0 |
0 |
T24 |
0 |
1260 |
0 |
0 |