Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.55 100.00 98.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT3,T4,T5

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 11766509 13295 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 11766509 122502 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 11766509 6691448 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 11766509 195863 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 11766509 13295 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 11766509 122502 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 11766509 6691448 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 11766509 195863 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 13295 0 0
T1 4652 16 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 75 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 4 0 0
T8 79609 56 0 0
T9 10739 0 0 0
T10 1608 1 0 0
T11 0 1 0 0
T12 0 4 0 0
T13 0 12 0 0
T14 0 39 0 0
T25 0 13 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 122502 0 0
T1 4652 144 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 700 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 37 0 0
T8 79609 509 0 0
T9 10739 0 0 0
T10 1608 9 0 0
T11 0 9 0 0
T12 0 37 0 0
T13 0 108 0 0
T14 0 354 0 0
T25 0 117 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 6691448 0 0
T1 4652 3757 0 0
T2 1466 886 0 0
T3 5473 565 0 0
T4 26254 8685 0 0
T5 5100 564 0 0
T6 1783 1141 0 0
T7 2647 1672 0 0
T8 79609 67190 0 0
T9 10739 10138 0 0
T10 1608 993 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 195863 0 0
T1 4652 250 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 1126 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 44 0 0
T8 79609 828 0 0
T9 10739 0 0 0
T10 1608 14 0 0
T11 0 15 0 0
T12 0 57 0 0
T13 0 174 0 0
T14 0 586 0 0
T25 0 178 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 13295 0 0
T1 4652 16 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 75 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 4 0 0
T8 79609 56 0 0
T9 10739 0 0 0
T10 1608 1 0 0
T11 0 1 0 0
T12 0 4 0 0
T13 0 12 0 0
T14 0 39 0 0
T25 0 13 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 122502 0 0
T1 4652 144 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 700 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 37 0 0
T8 79609 509 0 0
T9 10739 0 0 0
T10 1608 9 0 0
T11 0 9 0 0
T12 0 37 0 0
T13 0 108 0 0
T14 0 354 0 0
T25 0 117 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 6691448 0 0
T1 4652 3757 0 0
T2 1466 886 0 0
T3 5473 565 0 0
T4 26254 8685 0 0
T5 5100 564 0 0
T6 1783 1141 0 0
T7 2647 1672 0 0
T8 79609 67190 0 0
T9 10739 10138 0 0
T10 1608 993 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 11766509 195863 0 0
T1 4652 250 0 0
T2 1466 0 0 0
T3 5473 0 0 0
T4 26254 1126 0 0
T5 5100 0 0 0
T6 1783 0 0 0
T7 2647 44 0 0
T8 79609 828 0 0
T9 10739 0 0 0
T10 1608 14 0 0
T11 0 15 0 0
T12 0 57 0 0
T13 0 174 0 0
T14 0 586 0 0
T25 0 178 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%