Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
13295 |
0 |
0 |
T1 |
4652 |
16 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
75 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
4 |
0 |
0 |
T8 |
79609 |
56 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
12 |
0 |
0 |
T14 |
0 |
39 |
0 |
0 |
T25 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
122502 |
0 |
0 |
T1 |
4652 |
144 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
700 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
37 |
0 |
0 |
T8 |
79609 |
509 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
9 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T14 |
0 |
354 |
0 |
0 |
T25 |
0 |
117 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
6691448 |
0 |
0 |
T1 |
4652 |
3757 |
0 |
0 |
T2 |
1466 |
886 |
0 |
0 |
T3 |
5473 |
565 |
0 |
0 |
T4 |
26254 |
8685 |
0 |
0 |
T5 |
5100 |
564 |
0 |
0 |
T6 |
1783 |
1141 |
0 |
0 |
T7 |
2647 |
1672 |
0 |
0 |
T8 |
79609 |
67190 |
0 |
0 |
T9 |
10739 |
10138 |
0 |
0 |
T10 |
1608 |
993 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
195863 |
0 |
0 |
T1 |
4652 |
250 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
1126 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
44 |
0 |
0 |
T8 |
79609 |
828 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
14 |
0 |
0 |
T11 |
0 |
15 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T13 |
0 |
174 |
0 |
0 |
T14 |
0 |
586 |
0 |
0 |
T25 |
0 |
178 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
13295 |
0 |
0 |
T1 |
4652 |
16 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
75 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
4 |
0 |
0 |
T8 |
79609 |
56 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
12 |
0 |
0 |
T14 |
0 |
39 |
0 |
0 |
T25 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
122502 |
0 |
0 |
T1 |
4652 |
144 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
700 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
37 |
0 |
0 |
T8 |
79609 |
509 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
9 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T14 |
0 |
354 |
0 |
0 |
T25 |
0 |
117 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
6691448 |
0 |
0 |
T1 |
4652 |
3757 |
0 |
0 |
T2 |
1466 |
886 |
0 |
0 |
T3 |
5473 |
565 |
0 |
0 |
T4 |
26254 |
8685 |
0 |
0 |
T5 |
5100 |
564 |
0 |
0 |
T6 |
1783 |
1141 |
0 |
0 |
T7 |
2647 |
1672 |
0 |
0 |
T8 |
79609 |
67190 |
0 |
0 |
T9 |
10739 |
10138 |
0 |
0 |
T10 |
1608 |
993 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11766509 |
195863 |
0 |
0 |
T1 |
4652 |
250 |
0 |
0 |
T2 |
1466 |
0 |
0 |
0 |
T3 |
5473 |
0 |
0 |
0 |
T4 |
26254 |
1126 |
0 |
0 |
T5 |
5100 |
0 |
0 |
0 |
T6 |
1783 |
0 |
0 |
0 |
T7 |
2647 |
44 |
0 |
0 |
T8 |
79609 |
828 |
0 |
0 |
T9 |
10739 |
0 |
0 |
0 |
T10 |
1608 |
14 |
0 |
0 |
T11 |
0 |
15 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T13 |
0 |
174 |
0 |
0 |
T14 |
0 |
586 |
0 |
0 |
T25 |
0 |
178 |
0 |
0 |