| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 82.35 | 82.35 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 82.35 | 82.35 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_lc_shadowed | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_por | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_por_io | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_por_io_div2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_por_io_div4 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_por_usb | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_lc | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc_shadowed | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc_aon | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc_io | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_lc_io | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc_io_div2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_lc_io_div2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_lc_usb | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_lc_usb | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_d0_sys | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_daon_sys_io_div4 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_device | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host0 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_usb | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_d0_usb_aon | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c0 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c1 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c2 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T28,T31,T34 | Yes | T28,T31,T34 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T28,T31,T34 | Yes | T28,T31,T34 | OUTPUT | 
| err_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 7 | 77.78 | 
| Total Bits | 17 | 14 | 82.35 | 
| Total Bits 0->1 | 9 | 7 | 77.78 | 
| Total Bits 1->0 | 8 | 7 | 87.50 | 
| Ports | 9 | 7 | 77.78 | 
| Port Bits | 17 | 14 | 82.35 | 
| Port Bits 0->1 | 9 | 7 | 77.78 | 
| Port Bits 1->0 | 8 | 7 | 87.50 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | |
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | |
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | |
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | |
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | |||
| sw_rst_req_clr_o | No | No | No | OUTPUT | |||
| err_o | No | Excluded | No | OUTPUT | 1->0:VC_COV_UNR | ||
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T31,T34 | Yes | T28,T31,T34 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T31,T34,T45 | Yes | T31,T34,T45 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T45,T46,T35 | Yes | T45,T46,T35 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T34,T55 | Yes | T28,T34,T55 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T31,T46 | Yes | T28,T31,T46 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T31,T34 | Yes | T28,T31,T34 | OUTPUT | 
| err_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T31,T34,T55 | Yes | T31,T34,T55 | OUTPUT | 
| err_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T34,T59 | Yes | T4,T34,T59 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T28,T31,T135 | Yes | T28,T31,T135 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T34,T45,T59 | Yes | T34,T45,T59 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T31,T46,T59 | Yes | T31,T46,T59 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T28,T55 | Yes | T4,T28,T55 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T46,T59 | Yes | T4,T46,T59 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T28,T45 | Yes | T4,T28,T45 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 9 | 9 | 100.00 | 
| Total Bits | 18 | 18 | 100.00 | 
| Total Bits 0->1 | 9 | 9 | 100.00 | 
| Total Bits 1->0 | 9 | 9 | 100.00 | 
| Ports | 9 | 9 | 100.00 | 
| Port Bits | 18 | 18 | 100.00 | 
| Port Bits 0->1 | 9 | 9 | 100.00 | 
| Port Bits 1->0 | 9 | 9 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| sw_rst_req_clr_o | Yes | Yes | T4,T36,T60 | Yes | T4,T36,T60 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T1,T4,T8 | Yes | T1,T4,T8 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T1,T4,T8 | Yes | T1,T4,T8 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T8,T9,T26 | Yes | T8,T9,T26 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T8,T9,T26 | Yes | T8,T9,T26 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T7,T8,T9 | Yes | T7,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T7,T8,T9 | Yes | T7,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 10 | 10 | 100.00 | 
| Total Bits | 20 | 20 | 100.00 | 
| Total Bits 0->1 | 10 | 10 | 100.00 | 
| Total Bits 1->0 | 10 | 10 | 100.00 | 
| Ports | 10 | 10 | 100.00 | 
| Port Bits | 20 | 20 | 100.00 | 
| Port Bits 0->1 | 10 | 10 | 100.00 | 
| Port Bits 1->0 | 10 | 10 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| child_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| child_chk_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| parent_rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| sw_rst_req_i | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | INPUT | 
| sw_rst_req_clr_o | Yes | Yes | T4,T8,T9 | Yes | T4,T8,T9 | OUTPUT | 
| err_o | Yes | Yes | T4,T28,T31 | Yes | T4,T28,T31 | OUTPUT | 
| fsm_err_o | Yes | Yes | T73,T74,T75 | Yes | T73,T74,T75 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |