Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
13544 |
0 |
0 |
T1 |
4380 |
4 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
6 |
0 |
0 |
T4 |
81173 |
78 |
0 |
0 |
T5 |
4562 |
4 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
4 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
122 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
125002 |
0 |
0 |
T1 |
4380 |
37 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
54 |
0 |
0 |
T4 |
81173 |
710 |
0 |
0 |
T5 |
4562 |
38 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
38 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
324 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T14 |
0 |
63 |
0 |
0 |
T15 |
0 |
38 |
0 |
0 |
T16 |
0 |
1102 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
7259873 |
0 |
0 |
T1 |
4380 |
3394 |
0 |
0 |
T2 |
1386 |
739 |
0 |
0 |
T3 |
1753 |
1079 |
0 |
0 |
T4 |
81173 |
58022 |
0 |
0 |
T5 |
4562 |
3559 |
0 |
0 |
T6 |
5491 |
568 |
0 |
0 |
T7 |
5089 |
571 |
0 |
0 |
T8 |
180442 |
21055 |
0 |
0 |
T9 |
2222 |
1213 |
0 |
0 |
T10 |
5504 |
577 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
199634 |
0 |
0 |
T1 |
4380 |
62 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
95 |
0 |
0 |
T4 |
81173 |
1164 |
0 |
0 |
T5 |
4562 |
60 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
55 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
526 |
0 |
0 |
T12 |
0 |
61 |
0 |
0 |
T14 |
0 |
101 |
0 |
0 |
T15 |
0 |
54 |
0 |
0 |
T16 |
0 |
1789 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
13544 |
0 |
0 |
T1 |
4380 |
4 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
6 |
0 |
0 |
T4 |
81173 |
78 |
0 |
0 |
T5 |
4562 |
4 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
4 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
122 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
125002 |
0 |
0 |
T1 |
4380 |
37 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
54 |
0 |
0 |
T4 |
81173 |
710 |
0 |
0 |
T5 |
4562 |
38 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
38 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
324 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T14 |
0 |
63 |
0 |
0 |
T15 |
0 |
38 |
0 |
0 |
T16 |
0 |
1102 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
7259873 |
0 |
0 |
T1 |
4380 |
3394 |
0 |
0 |
T2 |
1386 |
739 |
0 |
0 |
T3 |
1753 |
1079 |
0 |
0 |
T4 |
81173 |
58022 |
0 |
0 |
T5 |
4562 |
3559 |
0 |
0 |
T6 |
5491 |
568 |
0 |
0 |
T7 |
5089 |
571 |
0 |
0 |
T8 |
180442 |
21055 |
0 |
0 |
T9 |
2222 |
1213 |
0 |
0 |
T10 |
5504 |
577 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12208778 |
199634 |
0 |
0 |
T1 |
4380 |
62 |
0 |
0 |
T2 |
1386 |
0 |
0 |
0 |
T3 |
1753 |
95 |
0 |
0 |
T4 |
81173 |
1164 |
0 |
0 |
T5 |
4562 |
60 |
0 |
0 |
T6 |
5491 |
0 |
0 |
0 |
T7 |
5089 |
0 |
0 |
0 |
T8 |
180442 |
0 |
0 |
0 |
T9 |
2222 |
55 |
0 |
0 |
T10 |
5504 |
0 |
0 |
0 |
T11 |
0 |
526 |
0 |
0 |
T12 |
0 |
61 |
0 |
0 |
T14 |
0 |
101 |
0 |
0 |
T15 |
0 |
54 |
0 |
0 |
T16 |
0 |
1789 |
0 |
0 |